# Arm<sup>®</sup> Cortex<sup>®</sup>-M 32-bit Microcontroller ## NuMicro<sup>®</sup> Family NUC029xEE Series Datasheet nuvoTon The information described in this document is the exclusive intellectual property of Nuvoton Technology Corporation and shall not be reproduced without permission from Nuvoton. Nuvoton is providing this document only for reference purposes of NuMicro<sup>®</sup> microcontroller based system design. Nuvoton assumes no responsibility for errors or omissions. All data and specifications are subject to change without notice. For additional information or questions, please contact: Nuvoton Technology Corporation. www.nuvoton.com | T | ABLE | OF CONTENTS | | |---|---------|-------------------------------------------------------|----| | 1 | GENE | ERAL DESCRIPTION | 7 | | 2 | FEAT | URES | 8 | | 3 | ABBR | REVIATIONS | 11 | | | 3.1 Ab | breviations | 11 | | 4 | PART | S INFORMATION LIST AND PIN CONFIGURATION | 13 | | | 4.1 Nu | ıMicro <sup>®</sup> NUC029 Series Selection Code | 13 | | | 4.2 Nu | ıMicro <sup>®</sup> NUC029 Series Selection Guide | 14 | | | 4.3 Pir | n Configuration | 15 | | | 4.3.1 | NuMicro® NUC029LEE/NUC029SEE Pin Diagram | 15 | | | 4.4 Pir | n Description | 17 | | | 4.4.1 | NuMicro® NUC029LEE/NUC029SEE Pin Description | 17 | | 5 | BLOC | CK DIAGRAM | 22 | | | 5.1 Nu | ıMicro <sup>®</sup> NUC029LEE/NUC029SEE Block Diagram | 22 | | 6 | FUNC | CTIONAL DESCRIPTION | 23 | | | 6.1 Arr | m <sup>®</sup> Cortex <sup>®</sup> -M0 Core | 23 | | | 6.2 Sy | stem Manager | 25 | | | | Overview | | | | 6.2.2 | System Reset | 25 | | | 6.2.3 | System Power Distribution | 26 | | | 6.2.4 | System Memory Map | 27 | | | 6.2.5 | Register Lock | 28 | | | 6.2.6 | Auto Trim | 29 | | | | System Timer (SysTick) | | | | | Nested Vectored Interrupt Controller (NVIC) | | | | | System Control | | | | | ock Controller | | | | | Overview | | | | | System Clock and SysTick Clock | | | | | Power-down Mode Clock | | | | | Frequency Divider Output | | | | | ash Memory Controller (FMC) | | | | | Overview | | | | | Features | | | ^ | 6.5 EX | ternal Bus Interface (EBI) | | | 6.5.1 Overview | 44 | |---------------------------------------------------------------------|----| | 6.5.2 Features | 44 | | 6.6 General Purpose I/O (GPIO) | 45 | | 6.6.1 Overview | 45 | | 6.6.2 Features | 45 | | 6.7 PDMA Controller (PDMA) | 46 | | 6.7.1 Overview | 46 | | 6.7.2 Features | 46 | | 6.8 Timer Controller (TIMER) | 48 | | 6.8.1 Overview | 48 | | 6.8.2 Features | 48 | | 6.9 PWM Generator and Capture Timer (PWM) | 49 | | 6.9.1 Overview | 49 | | 6.9.2 Features | 50 | | 6.10 Watchdog Timer (WDT) | 51 | | 6.10.1 Overview | 51 | | 6.10.2 Features | 51 | | 6.11 Window Watchdog Timer (WWDT) | 52 | | 6.11.1 Overview | 52 | | 6.11.2 Features | 52 | | 6.12Real Time Clock (RTC) | 53 | | 6.12.1 Overview | 53 | | 6.12.2 Features | 53 | | 6.13UART Interface Controller (UART) | 54 | | 6.13.1 Overview | 54 | | 6.13.2 Features | 54 | | 6.14I <sup>2</sup> C Serial Interface Controller (I <sup>2</sup> C) | 55 | | 6.14.1 Overview | 55 | | 6.14.2 Features | 55 | | 6.15 Serial Peripheral Interface (SPI) | 56 | | 6.15.1 Overview | 56 | | 6.15.2 Features | 56 | | 6.16USB Device Controller (USBD) | 57 | | 6.16.1 Overview | | | 6.16.2 Features | | | 6.17 Analog-to-Digital Converter (ADC) | 58 | |--------------------------------------------------------------|----| | 6.17.1 Overview | 58 | | 6.17.2 Features | 58 | | 7 ELECTRICAL CHARACTERISTICS | 59 | | 7.1 Absolute Maximum Ratings | 59 | | 7.1.1 Absolute Maximum Ratings Characteristics | 59 | | 7.1.2 Thermal Characteristics | 60 | | 7.1.3 EMC Characteristics | 61 | | 7.1.4 Package Moisture Sensitivity(MSL) | 62 | | 7.1.5 Soldering Profile | 63 | | 7.2 DC Electrical Characteristics | 64 | | 7.3 AC Electrical Characteristics | 69 | | 7.3.1 External 4~24 MHz High Speed Oscillator | 69 | | 7.3.2 External 4~24 MHz High Speed Crystal | 69 | | 7.3.3 32.768 kHz External Low Speed Crystal Oscillator (LXT) | 70 | | 7.3.4 Internal 22.1184 MHz High Speed Oscillator | 71 | | 7.3.5 Internal 48 MHz High Speed Oscillator | 71 | | 7.3.6 Internal 10 kHz Low Speed Oscillator | 72 | | 7.3.7 PLL characteristics | 72 | | 7.4 Analog Characteristics | 73 | | 7.4.1 12-bit SARADC Specification | 73 | | 7.4.2 LDO and Power Management | 74 | | 7.4.3 Low Voltage Reset Specification | 75 | | 7.4.4 Brown-out Detector Specification | 75 | | 7.4.5 Power-on Reset Specification | 75 | | 7.4.6 Temperature Sensor | 76 | | 7.4.7 USB PHY | 77 | | 7.5 Flash DC Electrical Characteristics | 78 | | 7.6 I <sup>2</sup> C Dynamic Characteristics | 79 | | 7.7 SPI Dynamic Characteristics | 80 | | 8 APPLICATION CIRCUIT | 82 | | 9 PACKAGE DIMENSIONS | 83 | | 9.1 64-pin LQFP (7x7x1.4 mm footprint 2.0 mm) | 83 | | 9.2 48-pin LQFP (7x7x1.4 mm footprint 2.0 mm) | | | 10REVISION HISTORY | | | | | Rev 1.03 | List of Figures | | |----------------------------------------------------------------------|----| | Figure 4.1-1 NuMicro® NUC029 Series Selection Code | 13 | | Figure 4.3-1 NuMicro <sup>®</sup> NUC029SEE LQFP 64-pin Diagram1 | 15 | | Figure 4.3-2 NuMicro <sup>®</sup> NUC029LEE LQFP 48-pin Diagram1 | 16 | | Figure 5.1-1 NuMicro <sup>®</sup> NUC029LEE/NUC029SEE Block Diagram | 22 | | Figure 6.1-1 Functional Controller Diagram2 | 23 | | Figure 6.2-1 NuMicro® NUC029LEE/NUC029SEE Power Distribution Diagram | 26 | | Figure 6.3-1 Clock Generator Block Diagram | 38 | | Figure 6.3-2 Clock Generator Global View Diagram | 39 | | Figure 6.3-3 System Clock Block Diagram | 40 | | Figure 6.3-4 SysTick Clock Control Block Diagram | 40 | | Figure 6.3-5 Clock Source of Frequency Divider | 41 | | Figure 6.3-6 Frequency Divider Block Diagram | 42 | | Figure 7.1-1 Soldering Profile from J-STD-020C6 | 33 | | Figure 7.3-1 Typical Crystal Application Circuit | 70 | | Figure 7.3-2 Typical Crystal Application Circuit | 71 | | Figure 7.4-1 Power-up Ramp Condition | 76 | | Figure 7.6-1 I <sup>2</sup> C Timing Diagram | 79 | | Figure 7.7-1 SPI Master Mode Timing Diagram | 30 | | Figure 7.7-2 SPI Slave Mode Timing Diagram | 31 | #### **List of Tables** | Table 3.1-1 List of Abbreviations | 12 | |---------------------------------------------------------------|----| | Table 6.2-1 Address Space Assignments for On-Chip Controllers | 28 | | Table 6.2-2 Exception Model | 33 | | Table 6.2-3 System Interrupt Map | 34 | | Table 6.2-4 Vector Table Format | 35 | | Table 7.1-1 Absolute Maximum Ratings Characteristics | 59 | | Table 7.1-2 Thermal Characteristics | 60 | | Table 7.1-3 EMC Characteristics | 61 | | Table 7.1-4 Package Moisture Sensitivity (MSL) | 62 | | Table 7.1-5 Soldering Profile | 63 | #### 1 GENERAL DESCRIPTION The NuMicro® NUC029LEE/NUC029SEE of NUC029 series is embedded with the Arm® Cortex®-M0 core running up to 72 MHz and features 128 Kbytes Flash, 16 Kbytes SRAM, and 8 Kbytes loader ROM for the ISP. It is also equipped with plenty of peripheral devices, such as Timers, Watchdog Timer, Window Watchdog Timer, RTC, PDMA with CRC calculation unit, UART, SPI, I²C, PWM Timer, GPIO, LIN, CAN, USB 2.0 FS Device, 12-bit ADC, Low Voltage Reset Controller and Brown-out Detector. #### 2 FEATURES - Arm<sup>®</sup> Cortex<sup>®</sup>-M0 core - Runs up to 72 MHz - One 24-bit system timer - Supports low power sleep mode - Single-cycle 32-bit hardware multiplier - NVIC for the 32 interrupt inputs, each with 4-levels of priority - Serial Wire Debug supports with 2 watchpoints/4 breakpoints - Built-in LDO for wide operating voltage ranges from 2.5 V to 5.5 V - Flash Memory - 128 Kbytes Flash for program code - 8 Kbytes Flash for ISP loader - Supports In-System-Program (ISP) and In-Application-Program (IAP) application code update - 512 byte page erase for Flash - Configurable Data Flash address and size for 128 Kbytes system - Supports 2-wired ICP update through SWD/ICE interface - SRAM Memory - 16 Kbytes embedded SRAM - Supports PDMA mode - PDMA (Peripheral DMA) - Supports 9 channels PDMA for automatic data transfer between SRAM and peripherals - Supports CRC calculation with four common polynomials, CRC-CCITT, CRC-8, CRC-16 and CRC-32 - Clock Control - Flexible selection for different applications - Built-in 22.1184 MHz high speed oscillator for system operation - Trimmed to $\pm 1$ % at +25 °C and $V_{DD} = 5$ V - Trimmed to $\pm 3$ % at -40 $^{\circ}$ C ~ +105 $^{\circ}$ C and $V_{DD}$ = 2.5 V ~ 5.5 V - Built-in 48 MHz internal high speed RC oscillator (HIRC) for USB device operation (Frequency variation < 2% at -40oC ~ +105oC)</li> - Dynamically calibrating the HIRC OSC to 48 MHz ±0.25% from -40°C to 105°C by external 32.768K crystal oscillator (LXT) or internal USB synchronous mode - Built-in 10 kHz low speed oscillator for Watchdog Timer and Wake-up operation - Supports one PLL, up to 72 MHz, for high performance system operation - External 4~24 MHz high speed crystal input for USB and precise timing operation - External 32.768 kHz low speed crystal input for RTC function and low power system operation - GPIÒ - Four I/O modes: - Quasi-bidirectional - Push-pull output - Open-drain output - Input only with high impendence - TTL/Schmitt trigger input selectable - I/O pin configured as interrupt source with edge/level setting - Timer - Supports 4 sets of 32-bit timers with 24-bit up-timer and one 8-bit prescale counter - Independent clock source for each timer - Provides one-shot, periodic, toggle and continuous counting operation modes - Supports event counting function - Supports input capture function - Watchdog Timer - Multiple clock sources - 8 selectable time-out period from 1.6 ms ~ 26.0 sec (depending on clock source) - Wake-up from Power-down or Idle mode - Interrupt or reset selectable on watchdog time-out - Supports 4 selectable Watchdog Timer reset delay period(1026, 130, 18 or 3 WDT\_CLK) - Window Watchdog Timer - 6-bit down counter with 11-bit prescale for wide range window selected #### RTC - Supports software compensation by setting frequency compensate register (FCR) - Supports RTC counter (second, minute, hour) and calendar counter (day, month, year) - Supports Alarm registers (second, minute, hour, day, month, year) - Selectable 12-hour or 24-hour mode - Automatic leap year recognition - Supports periodic time tick interrupt with 8 period options 1/128, 1/64, 1/32, 1/16, 1/8, 1/4, 1/2 and 1 second - Supports battery power pin (V<sub>BAT</sub>) - Supports wake-up function #### PWM/Capture - Up to three built-in 16-bit PWM generators providing six PWM outputs or three complementary paired PWM outputs - Each PWM generator equipped with one clock source selector, one clock divider, one 8-bit prescaler and one Dead-Zone generator for complementary paired PWM - Supports One-shot or Auto-reload mode - Up to six 16-bit digital capture timers (shared with PWM timers) providing six rising/falling capture inputs - Supports Capture interrupt #### UART - Up to three UART controllers - UART ports with flow control (TXD, RXD, nCTS and nRTS) - UART0 with 64-byte FIFO is for high speed - UART1/2(optional) with 16-byte FIFO for standard device - Supports IrDA (SIR) and LIN function - Supports RS-485 9-bit mode and direction control - Programmable baud-rate generator up to 1/16 system clock - Supports CTS wake-up function (UART0 and UART1 support) - Supports PDMA mode #### • SPI - Up to two sets of SPI controllers - The maximum SPI clock rate of Master can up to 36 MHz (chip working at 5V) - The maximum SPI clock rate of Slave can up to 18 MHz (chip working at 5V) - Supports SPI Master/Slave mode - Full duplex synchronous serial data transfer - Variable length of transfer data from 8 to 32 bits - MSB or LSB first data transfer - Rx and Tx on both rising or falling edge of serial clock independently - Two slave/device select lines in Master mode, and one slave/device select line in Slave mode - Supports Byte Suspend mode in 32-bit transmission - Supports PDMA mode - Supports three wire, no slave select signal, bi-direction interface #### ■ 1<sup>2</sup>C - Up to two sets of I<sup>2</sup>C devices - Master/Slave mode - Bidirectional data transfer between masters and slaves - Multi-master bus (no central master) - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus - Serial clock synchronization allowing devices with different bit rates to communicate via one - serial bus - Serial clock synchronization used as a handshake mechanism to suspend and resume serial transfer - Programmable clocks allowing for versatile rate control - Supports multiple address recognition (four slave address with mask option) - Supports wake-up function - USB 2.0 Full-Speed Device - One set of USB 2.0 FS Device 12 Mbps - On-chip USB Transceiver - Provides 1 interrupt source with 4 interrupt events - Supports Control, Bulk In/Out, Interrupt and Isochronous transfers - Auto suspend function when no bus signaling for 3 ms - Provides 8 programmable endpoints - Includes 512 Bytes internal SRAM as USB buffer - Provides remote wake-up capability - Supports Crystal-less function - ADC - 12-bit SAR ADC with 1 MSPS(chip working at 5V) - Up to 12-ch single-end input or 5-ch differential input - Single scan/single cycle scan/continuous scan - Each channel with individual result register - Scan on enabled channels - Threshold voltage detection - Conversion started by software programming, external input or PWM Center-aligned trigger - Supports PDMA mode - EBI (External bus interface) - Accessible space: 64 Kbytes in 8-bit mode or 128 Kbytes in 16-bit mode - Supports 8-/16-bit data width - Supports byte write in 16-bit data width mode - 96-bit unique ID (UID) - 128-bit unique customer ID(UCID) - One built-in temperature sensor with 1°C resolution - Brown-out Detector - With 4 levels: 4.4 V/3.7 V/2.7 V/2.2 V - Supports Brown-out Interrupt and Reset option - Low Voltage Reset - Threshold voltage level: 2.0 V - Operating Temperature: -40°C ~ 105°C - Packages: - All Green package (RoHS) - LQFP 64-pin / 48-pin #### **3 ABBREVIATIONS** #### 3.1 Abbreviations | Acronym | Description | |---------|-------------------------------------------------| | ACMP | Analog Comparator Controller | | ADC | Analog-to-Digital Converter | | AES | Advanced Encryption Standard | | APB | Advanced Peripheral Bus | | АНВ | Advanced High-Performance Bus | | BOD | Brown-out Detection | | CAN | Controller Area Network | | DAP | Debug Access Port | | DES | Data Encryption Standard | | EBI | External Bus Interface | | EPWM | Enhanced Pulse Width Modulation | | FIFO | First In, First Out | | FMC | Flash Memory Controller | | FPU | Floating-point Unit | | GPIO | General-Purpose Input/Output | | HCLK | The Clock of Advanced High-Performance Bus | | HIRC | 22.1184 MHz Internal High Speed RC Oscillator | | HXT | 4~24 MHz External High Speed Crystal Oscillator | | IAP | In Application Programming | | ICP | In Circuit Programming | | ISP | In System Programming | | LDO | Low Dropout Regulator | | LIN | Local Interconnect Network | | LIRC | 10 kHz internal low speed RC oscillator (LIRC) | | MPU | Memory Protection Unit | | NVIC | Nested Vectored Interrupt Controller | | PCLK | The Clock of Advanced Peripheral Bus | | PDMA | Peripheral Direct Memory Access | | PLL | Phase-Locked Loop | | PWM | Pulse Width Modulation | | QEI | Quadrature Encoder Interface | | SDIO | Secure Digital Input/Output | nuvoTon | SPI | Serial Peripheral Interface | | | | | | | |------|---------------------------------------------|--|--|--|--|--|--| | SPS | Samples per Second | | | | | | | | TDES | Triple Data Encryption Standard | | | | | | | | TMR | Timer Controller | | | | | | | | UART | Universal Asynchronous Receiver/Transmitter | | | | | | | | UCID | Unique Customer ID | | | | | | | | USB | Universal Serial Bus | | | | | | | | WDT | Watchdog Timer | | | | | | | | WWDT | Window Watchdog Timer | | | | | | | Table 3.1-1 List of Abbreviations #### 4 PARTS INFORMATION LIST AND PIN CONFIGURATION 4.1 NuMicro® NUC029 Series Selection Code Figure 4.1-1 NuMicro® NUC029 Series Selection Code ## 4.2 NuMicro® NUC029 Series Selection Guide | | | | | | | | | | | | | Co | nne | ectiv | ity | | | | | | | | | | | | | | |-------------|------------|----------|-----------------|-----------|--------------|-----|----------------|------|-----|-----|---------------------|-----|-----|-------|--------------|------------------|------------------|------|------------|----------|-----------|----------|-------------|------------|----------------------------------------|--|--|--| | Part Number | APROM (KB) | RAM (KB) | Data Flash (KB) | SPROM(KB) | ISP ROM (KB) | 0/I | Timer (32-Bit) | UART | SPI | l²C | USCI <sup>[4]</sup> | usB | LIN | l²S | PWM (16-Bit) | ADC | ACMP | PDMA | Smart Card | RTC | EBI | PLL | ISP/ICP/IAP | Package | Operating<br>Temperature<br>Range (°C) | | | | | NUC029FAE | 16 | 2 | Conf | - | 2 | 17 | 2 | 1 | 1 | 1 | - | - | - | - | 3 | 4 <sup>[1]</sup> | 2 <sup>[3]</sup> | - | - | - | - | - | 1 | TSSOP20 | -40 to +105 | | | | | NUC029TAN | 32 | 4 | 4 | - | 4 | 24 | 4 | 2 | 1 | 2 | - | - | - | | 5 | 5 | 3 <sup>[2]</sup> | - | - | - | | 1 | | QFN33(4*4) | -40 to +85 | | | | | NUC029ZAN | 64 | 4 | 4 | - | 4 | 24 | 4 | 2 | 1 | 2 | - | - | - | | 5 | 5 | 3 <sup>[2]</sup> | - | - | - | | 1 | | QFN33(5*5) | -40 to +85 | | | | | NUC029LAN | 64 | 4 | 4 | - | 4 | 40 | 4 | 2 | 2 | 2 | - | - | - | - | 8 | 8 | 4 | - | - | - | <b>V</b> | 1 | | LQFP48 | -40 to +85 | | | | | NUC029LDE | 68 | 8 | Conf | - | 4 | 42 | 4 | 4 | 1 | 2 | - | - | 3 | | 12 | 8 | - | • | 1 | - | | √ | | LQFP48 | -40 to +105 | | | | | NUC029SDE | 68 | 8 | Conf | - | 4 | 56 | 4 | 4 | 1 | 2 | - | - | 3 | - | 12 | 8 | - | - | - | - | - | 1 | | LQFP64 | -40 to +105 | | | | | NUC029LEE | 128 | 16 | Conf | - | 8 | 31 | 4 | 2 | 1 | 2 | - | 1 | 2 | - | 4 | 10 | - | 9 | 1 | <b>V</b> | - | 1 | | LQFP48 | -40 to +105 | | | | | NUC029SEE | 128 | 16 | Conf | - | 8 | 45 | 4 | 3 | 2 | 2 | - | 1 | 3 | - | 6 | 12 | - | 9 | - | 1 | <b>V</b> | 1 | 1 | LQFP64 | -40 to +105 | | | | | NUC029LGE | 256 | 20 | Conf | 2 | 4 | 35 | 4 | 3 | 2 | 2 | 3 | 1 | - | 2 | 10 | 9 | 2 | 5 | - | <b>V</b> | <b>V</b> | <b>V</b> | <b>V</b> | LQFP48 | -40 to +105 | | | | | NUC029SGE | 256 | 20 | Conf | 2 | 4 | 49 | 4 | 3 | 2 | 2 | 3 | 1 | - | 2 | 12 | 15 | 2 | 5 | - | 1 | 1 | 1 | | LQFP64 | -40 to +105 | | | | | NUC029KGE | 256 | 20 | Conf | 2 | 4 | 86 | 4 | 3 | 2 | 2 | 3 | 1 | - | 2 | 12 | 20 | 2 | 5 | 2 | 1 | $\sqrt{}$ | | | LQFP128 | -40 to +105 | | | | - [1] NUC029FAE is 10-bit ADC. All the others are 12-bit ADC. - [2] For NUC029TAN/NUC029ZAN, ACMP3 only has positive and negative input. - [3] For NUC029FAE , ACMP0 only has positive and negative input, and ACMP1 only has positive input. - [4] USCI can be configured to UART, SPI or I<sup>2</sup>C #### 4.3 Pin Configuration ## 4.3.1 NuMicro® NUC029LEE/NUC029SEE Pin Diagram 4.3.1.1 NuMicro® NUC029SEE LQFP 64 pin (7 mm \* 7mm) Figure 4.3-1 NuMicro® NUC029SEE LQFP 64-pin Diagram #### 4.3.1.2 NuMicro® NUC029LEE LQFP 48 pin (7 mm \* 7mm) nuvoTon Figure 4.3-2 NuMicro® NUC029LEE LQFP 48-pin Diagram ## 4.4 Pin Description ## 4.4.1 NuMicro® NUC029LEE/NUC029SEE Pin Description | Pin No. | | | | | | | | |----------------|----------------|------------|-------------|---------------------------------------------------------------------------------|--|--|--| | LQFP<br>64-pin | LQFP<br>48-pin | Pin Name | Pin<br>Type | Description | | | | | | | PB.14 | I/O | General purpose digital I/O pin. | | | | | 1 | | INT0 | ı | External interrupt0 input pin. | | | | | | | AD0 | I/O | EBI Address/Data bus bit0 | | | | | 0 | | PB.13 | I/O | General purpose digital I/O pin. | | | | | 2 | | AD1 | I/O | EBI Address/Data bus bit1 | | | | | 3 | 1 | $V_{BAT}$ | Р | Power supply by batteries for RTC. | | | | | 4 | 2 | X32_OUT | 0 | External 32.768 kHz (low speed) crystal output pin. | | | | | 5 | 3 | X32_IN | ı | External 32.768 kHz (low speed) crystal input pin. | | | | | | 4 | PA.11 | 1/0 | General purpose digital I/O pin. | | | | | 6 | 4 | I2C1_SCL | I/O | I <sup>2</sup> C1 clock pin. | | | | | | | nRD | 0 | EBI read enable output pin | | | | | | 5 | PA.10 | I/O | General purpose digital I/O pin. | | | | | 7 | 5 | I2C1_SDA | 1/0 | I <sup>2</sup> C1 data input/output pin. | | | | | | | nWR | 0 | EBI write enable output pin | | | | | 8 | 6 | PA.9 | 1/0 | General purpose digital I/O pin. | | | | | 0 | 0 | I2C0_SCL | 1/0 | I <sup>2</sup> C0 clock pin. | | | | | 9 | 7 | PA.8 | 1/0 | General purpose digital I/O pin. | | | | | 5 | , | I2C0_SDA | I/O | I <sup>2</sup> C0 data input/output pin. | | | | | 10 | 8 | PB.4 | I/O | General purpose digital I/O pin. | | | | | 10 | | UART1_RXD | ı | Data receiver input pin for UART1. | | | | | 11 | 9 | PB.5 | I/O | General purpose digital I/O pin. | | | | | | J | UART1_TXD | 0 | Data transmitter output pin for UART1. | | | | | | | PB.6 | I/O | General purpose digital I/O pin. | | | | | 12 | | UART1_nRTS | 0 | Request to Send output pin for UART1. | | | | | | | ALE | 0 | EBI address latch enable output pin | | | | | | | PB.7 | 1/0 | General purpose digital I/O pin. | | | | | 13 | | UART1_nCTS | I | Clear to Send input pin for UART1. | | | | | | | nCS | 0 | EBI chip select enable output pin | | | | | 14 | 10 | LDO_CAP | Р | LDO output pin. | | | | | 15 11 | | $V_{DD}$ | Р | Power supply for I/O ports and LDO source for internal PLL and digital circuit. | | | | | Pin No. | | | | | | | | | |----------------|----------------|-------------------|-------------|-------------------------------------------------------|--|--|--|--| | LQFP<br>64-pin | LQFP<br>48-pin | Pin Name | Pin<br>Type | Description | | | | | | 16 12 | | V <sub>SS</sub> | Р | Ground pin for digital circuit. | | | | | | 17 | 13 | USB_VBUS | USB | Power supply from USB host or HUB. | | | | | | 18 | 14 | USB_VDD33_C<br>AP | USB | Internal power regulator output 3.3V decoupling pin. | | | | | | 19 | 15 | USB_D- | USB | USB differential signal D | | | | | | 20 | 16 | USB_D+ | USB | USB differential signal D+. | | | | | | 21 | 17 | PB.0 | 1/0 | General purpose digital I/O pin. | | | | | | 21 | 17 | UART0_RXD | 1 | Data receiver input pin for UART0. | | | | | | 22 | 18 | PB.1 | I/O | General purpose digital I/O pin. | | | | | | | 10 | UART0_TXD | 0 | Data transmitter output pin for UART0. | | | | | | | | PB.2 | I/O | General purpose digital I/O pin. | | | | | | | 19 | UART0_nRTS | 0 | Request to Send output pin for UART0. | | | | | | 23 | 10 | TM2_EXT | ı | Timer2 external capture input pin. | | | | | | | | TM2 | 0 | Timer2 toggle output pin. | | | | | | | | nWRL | 0 | EBI low byte write enable output pin | | | | | | | 20 | PB.3 | I/O | General purpose digital I/O pin. | | | | | | | | UART0_nCTS | ı | Clear to Send input pin for UART0. | | | | | | 24 | | TM3_EXT | ı | Timer3 external capture input pin. | | | | | | | | TM3 | 0 | Timer3 toggle output pin. | | | | | | | | nWRH | 0 | EBI high byte write enable output pin | | | | | | 25 | 21 | PC.3 | I/O | General purpose digital I/O pin. | | | | | | 20 | 21 | SPI0_MOSI0 | I/O | 1 <sup>st</sup> SPI0 MOSI (Master Out, Slave In) pin. | | | | | | 26 | | PC.2 | I/O | General purpose digital I/O pin. | | | | | | 20 | 22 | SPI0_MISO0 | 1/0 | 1 <sup>st</sup> SPI0 MISO (Master In, Slave Out) pin. | | | | | | 27 | 23 | PC.1 | I/O | General purpose digital I/O pin. | | | | | | | _ <del>-</del> | SPI0_CLK | 1/0 | SPI0 serial clock pin. | | | | | | 28 | 24 | PC.0 | I/O | General purpose digital I/O pin. | | | | | | | _ · | SPI0_SS0 | 1/0 | 1 <sup>st</sup> SPI0 slave select pin. | | | | | | | | PE.5 | 1/0 | General purpose digital I/O pin. | | | | | | 29 | | PWM5 | I/O | PWM5 output/Capture input. | | | | | | | | TM1_EXT | I | Timer1 external capture input pin. | | | | | | | | TM1 | 0 | Timer1 toggle output pin. | | | | | | 30 | | PB.11 | I/O | General purpose digital I/O pin. | | | | | | Pin No. | | | | | | | | |----------------|----------------|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--| | LQFP<br>64-pin | LQFP<br>48-pin | Pin Name | Pin<br>Type | Description | | | | | | | тмз | I/O | Timer3 event counter input / toggle output. | | | | | | | PWM4 | I/O | PWM4 output/Capture input. | | | | | | | PB.10 | I/O | General purpose digital I/O pin. | | | | | 31 | | TM2 | I/O | Timer2 event counter input / toggle output. | | | | | | | UART2_RXD | I | Data receiver input pin for UART2. | | | | | | | PB.9 | I/O | General purpose digital I/O pin. | | | | | 32 | | TM1 | I/O | Timer1 event counter input / toggle output. | | | | | | | UART2_TXD | 0 | Data transmitter output pin for UART2. | | | | | 22 | | PC.11 | I/O | General purpose digital I/O pin. | | | | | 33 | | SPI1_MOSI0 | I/O | 1 <sup>st</sup> SPI1 MOSI (Master Out, Slave In) pin. | | | | | 24 | | PC.10 | I/O | General purpose digital I/O pin. | | | | | 34 | | SPI1_MISO0 | I/O | 1 <sup>st</sup> SPI1 MISO (Master In, Slave Out) pin. | | | | | 25 | | PC.9 | I/O | General purpose digital I/O pin. | | | | | 35 | | SPI1_CLK | 1/0 | SPI1 serial clock pin. | | | | | | | PC.8 | 1/0 | General purpose digital I/O pin. | | | | | 36 | | SPI1_SS0 | I/O | 1 <sup>st</sup> SPI1 slave select pin. | | | | | | | MCLK | 0 | EBI clock output | | | | | 37 | 25 | PA.15 | 1/0 | General purpose digital I/O pin. | | | | | 31 | 25 | PWM3 | 1/0 | PWM3 output/Capture input. | | | | | | 26 | PA.14 | 1/0 | General purpose digital I/O pin. | | | | | 38 | 20 | PWM2 | 1/0 | PWM2 output/Capture input. | | | | | | | AD15 | 1/0 | EBI Address/Data bus bit15 | | | | | | 27 | PA.13 | I/O | General purpose digital I/O pin. | | | | | 39 | 21 | PWM1 | 1/0 | PWM1 output/Capture input. | | | | | | | AD14 | I/O | EBI Address/Data bus bit14 | | | | | | 28 | PA.12 | I/O | General purpose digital I/O pin. | | | | | 40 | 20 | PWM0 | I/O | PWM0 output/Capture input. | | | | | | | AD13 | I/O | EBI Address/Data bus bit13 | | | | | 41 | 29 | ICE_DAT | 1/0 | Serial wire debugger data pin.<br><b>Note:</b> It is recommended to use 100 k $\Omega$ pull-up resistor on ICE_DAT pin. | | | | | 42 | 30 | ICE_CLK | 1 | Serial wire debugger clock pin.<br><b>Note:</b> It is recommended to use 100 k $\Omega$ pull-up resistor on ICE_CLK pin. | | | | | 43 | 31 | AV <sub>SS</sub> | AP | Ground pin for analog circuit. | | | | | | | 1 | | l . | | | | nuvoTon | Pin No. | | | | | | | | | |----------------|----------------|-----------|-------------|-------------------------------------------|--|--|--|--| | LQFP<br>64-pin | LQFP<br>48-pin | Pin Name | Pin<br>Type | Description | | | | | | 4.4 | 20 | PA.0 | I/O | General purpose digital I/O pin. | | | | | | 44 | 32 | ADC0 | Al | ADC0 analog input. | | | | | | | 33 | PA.1 | I/O | General purpose digital I/O pin. | | | | | | 45 | აა | ADC1 | Al | ADC1 analog input. | | | | | | | | AD12 | I/O | EBI Address/Data bus bit12 | | | | | | | 34 | PA.2 | I/O | General purpose digital I/O pin. | | | | | | 46 | 34 | ADC2 | Al | ADC2 analog input. | | | | | | | | AD11 | I/O | EBI Address/Data bus bit11 | | | | | | | 35 | PA.3 | I/O | General purpose digital I/O pin. | | | | | | 47 | 55 | ADC3 | Al | ADC3 analog input. | | | | | | | | AD10 | I/O | EBI Address/Data bus bit10 | | | | | | | 36 | PA.4 | I/O | General purpose digital I/O pin. | | | | | | 48 | | ADC4 | Al | ADC4 analog input. | | | | | | | | AD9 | I/O | EBI Address/Data bus bit9 | | | | | | | 37 | PA.5 | I/O | General purpose digital I/O pin. | | | | | | 49 | | ADC5 | Al | ADC5 analog input. | | | | | | | | AD8 | I/O | EBI Address/Data bus bit8 | | | | | | | 38 | PA.6 | I/O | General purpose digital I/O pin. | | | | | | 50 | | ADC6 | Al | ADC6 analog input. | | | | | | | | AD7 | I/O | EBI Address/Data bus bit7 | | | | | | 51 | 39 | $V_{REF}$ | AP | Voltage reference input for ADC. | | | | | | 52 | 40 | $AV_{DD}$ | AP | Power supply for internal analog circuit. | | | | | | | 44 | PC.7 | I/O | General purpose digital I/O pin. | | | | | | 53 | 41 | ADC7 | Al | ADC7 analog input. | | | | | | | | AD5 | I/O | EBI Address/Data bus bit5 | | | | | | | 42 | PC.6 | I/O | General purpose digital I/O pin. | | | | | | 54 | 42 | ADC8 | Al | ADC8 analog input. | | | | | | | | AD4 | I/O | EBI Address/Data bus bit4 | | | | | | | | PC.15 | I/O | General purpose digital I/O pin. | | | | | | 55 | | ADC9 | Al | ADC9 analog input. | | | | | | | | AD3 | I/O | EBI Address/Data bus bit3 | | | | | | 56 | | PC.14 | I/O | General purpose digital I/O pin. | | | | | | 50 | | ADC10 | Al | ADC10 analog input. | | | | | | Pin No. | | | | | | |----------------|----------------|------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | LQFP<br>64-pin | LQFP<br>48-pin | Pin Name | Pin<br>Type | Description | | | | | AD2 | I/O | EBI Address/Data bus bit2 | | | | | PB.15 | I/O | General purpose digital I/O pin. | | | | | INT1 | ı | External interrupt1 input pin. | | | 57 | 43 | TM0_EXT | ı | Timer 0 external capture input pin. | | | 37 | | TM0 | 1/0 | Timer0 event counter input / toggle output. | | | | | ADC11 | Al | ADC11 analog input. | | | | | AD6 | I/O | EBI Address/Data bus bit6 | | | 58 | 44 | PF.0 | I/O | General purpose digital I/O pin. | | | 56 | 44 | XT1_OUT | 0 | External 4~24 MHz (high speed) crystal output pin. | | | 50 | 45 | PF.1 | I/O | General purpose digital I/O pin. | | | 59 45 | | XT1_IN | 1 | External 4~24 MHz (high speed) crystal input pin. | | | 60 | 46 | nRESET | ı | External reset input: active LOW, with an internal pull-up. Set this pin low reset chip to initial state.<br><b>Note:</b> It is recommended to use 10 k $\Omega$ pull-up resistor and 10 uF capacitor on nRESET pin. | | | 61 | | V <sub>SS</sub> | Р | Ground pin for digital circuit. | | | 62 | | $V_{DD}$ | Р | Power supply for I/O ports and LDO source for internal PLL and digital circuit. | | | 63 | 47 | PV <sub>SS</sub> | Р | PLL ground. | | | | 48 | PB.8 | I/O | General purpose digital I/O pin. | | | 64 | | STADC | ı | ADC external trigger input. | | | 64 | | TM0 | I/O | Timer0 event counter input / toggle output. | | | | | CLKO | 0 | Frequency divider clock output pin. | | Note: Pin Type I = Digital Input, O = Digital Output; AI = Analog Input; P = Power Pin; AP = Analog Power #### **5 BLOCK DIAGRAM** ## 5.1 NuMicro® NUC029LEE/NUC029SEE Block Diagram Figure 5.1-1 NuMicro® NUC029LEE/NUC029SEE Block Diagram #### **6 FUNCTIONAL DESCRIPTION** #### 6.1 Arm® Cortex®-M0 Core The Cortex<sup>®</sup>-M0 processor is a configurable, multistage, 32-bit RISC processor, which has an AMBA AHB-Lite interface and includes an NVIC component. It also has optional hardware debug functionality. The processor can execute Thumb code and is compatible with other Cortex<sup>®</sup>-M profile processor. The profile supports two modes -Thread mode and Handler mode. Handler mode is entered as a result of an exception. An exception return can only be issued in Handler mode. Thread mode is entered on Reset, and can be entered as a result of an exception return. Figure 6.1-1 shows the functional controller of processor. Figure 6.1-1 Functional Controller Diagram The implemented device provides the following components and features: - A low gate count processor: - ARMv6-M Thumb® instruction set - Thumb-2 technology - ARMv6-M compliant 24-bit SysTick timer - A 32-bit hardware multiplier - System interface supported with little-endian data accesses - Ability to have deterministic, fixed-latency, interrupt handling - Load/store-multiples and multicycle-multiplies that can be abandoned and restarted to facilitate rapid interrupt handling - C Application Binary Interface compliant exception model. This is the ARMv6-M, C Application Binary Interface (C-ABI) compliant exception model that enables the use of pure C functions as interrupt handlers Low Power Sleep mode entry using Wait For Interrupt (WFI), Wait For Event (WFE) instructions, or the return from interrupt sleep-on-exit feature #### NVIC: - 32 external interrupt inputs, each with four levels of priority - Dedicated Non-maskable Interrupt (NMI) input - Supports for both level-sensitive and pulse-sensitive interrupt lines - Supports Wake-up Interrupt Controller (WIC) and, providing Ultra-low Power Sleep mode #### Debug support - Four hardware breakpoints - Two watchpoints - Program Counter Sampling Register (PCSR) for non-intrusive code profiling - Single step and vector catch capabilities #### Bus interfaces: - Single 32-bit AMBA-3 AHB-Lite system interface that provides simple integration to all system peripherals and memory - Single 32-bit slave port that supports the DAP (Debug Access Port) #### 6.2 System Manager #### 6.2.1 Overview System management includes the following sections: - System Resets - System Memory Map - System management registers for Part Number ID, chip reset and on-chip controllers reset, multi-functional pin control - System Timer (SysTick) - Nested Vectored Interrupt Controller (NVIC) - System Control registers #### 6.2.2 System Reset The system reset can be issued by one of the following listed events. For these reset event flags can be read by RSTSRC register. - Power-on Reset - Low level on the nRESET pin - Watchdog Time-out Reset - Low Voltage Reset - Brown-out Detector Reset - CPU Reset - System Reset System Reset and Power-on Reset all reset the whole chip including all peripherals. The difference between System Reset and Power-on Reset is external crystal circuit and BS (ISPCON[1]) bit. System Reset does not reset external crystal circuit and BS (ISPCON[1]) bit, but Power-on Reset does. #### 6.2.3 System Power Distribution In this chip, the power distribution is divided into four segments. - Analog power from AV<sub>DD</sub> and AV<sub>SS</sub> provides the power for analog components operation. - Digital power from V<sub>DD</sub> and V<sub>SS</sub> supplies the power to the internal regulator which provides a fixed 1.8 V power for digital operation and I/O pins. - USB transceiver power from V<sub>BUS</sub> offers the power for operating the USB transceiver. - Battery power from V<sub>BAT</sub> supplies the RTC and external 32.768 kHz crystal. The outputs of internal voltage regulators, LDO and $V_{DD33}$ , require an external capacitor which should be located close to the corresponding pin. Analog power (AV $_{DD}$ ) should be the same voltage level with the digital power (V $_{DD}$ ). Figure 6.2-1 shows the NuMicro $^{\otimes}$ NUC029LEE/NUC029SEE power distribution. Figure 6.2-1 NuMicro® NUC029LEE/NUC029SEE Power Distribution Diagram #### 6.2.4 System Memory Map The NuMicro® NUC029LEE/NUC029SEE provides 4G-byte addressing space. The memory locations assigned to each on-chip controllers are shown in the following table. The detailed register definition, memory space, and programming detailed will be described in the following sections for each on-chip peripheral. The NuMicro® NUC029LEE/NUC029SEE only supports little-endian data format. | Address Space | Token | Controllers | | | | |----------------------------------|-------------------|---------------------------------------------------|--|--|--| | Flash and SRAM Memory Space | | | | | | | 0x0000_0000 - 0x0001_FFFF | | Flash Memory Space (128 KB) | | | | | 0x2000_0000 - 0x2000_3FFF | SRAM_BA | SRAM Memory Space (16 KB) | | | | | AHB Controllers Space (0x5000_00 | 000 – 0x501F_FFFF | =) | | | | | 0x5000_0000 – 0x5000_01FF | GCR_BA | System Global Control Registers | | | | | 0x5000_0200 - 0x5000_02FF | CLK_BA | Clock Control Registers | | | | | 0x5000_0300 - 0x5000_03FF | INT_BA | Interrupt Multiplexer Control Registers | | | | | 0x5000_4000 - 0x5000_7FFF | GPIO_BA | GPIO Control Registers | | | | | 0x5000_8000 – 0x5000_BFFF | PDMA_BA | Peripheral DMA Control Registers | | | | | 0x5000_C000 - 0x5000_FFFF | FMC_BA | Flash Memory Control Registers | | | | | 0x5001_0000 - 0x5001_03FF | EBI_BA | External Bus Interface Control Registers | | | | | APB1 Controllers Space (0x4000_0 | 000 ~ 0x400F_FFF | F) | | | | | 0x4000_4000 – 0x4000_7FFF | WDT_BA | Watchdog Timer Control Registers | | | | | 0x4000_8000 – 0x4000_BFFF | RTC_BA | Real Time Clock (RTC) Control Register | | | | | 0x4001_0000 - 0x4001_3FFF | TMR01_BA | Timer0/Timer1 Control Registers | | | | | 0x4002_0000 - 0x4002_3FFF | I2C0_BA | I <sup>2</sup> C0 Interface Control Registers | | | | | 0x4003_0000 - 0x4003_3FFF | SPI0_BA | SPI0 with master/slave function Control Registers | | | | | 0x4003_4000 - 0x4003_7FFF | SPI1_BA | SPI1 with master/slave function Control Registers | | | | | 0x4004_0000 - 0x4004_3FFF | PWMA_BA | PWM0/1/2/3 Control Registers | | | | | 0x4005_0000 - 0x4005_3FFF | UART0_BA | UART0 Control Registers | | | | | 0x4006_0000 - 0x4006_3FFF | USBD_BA | USB 2.0 FS device Controller Registers | | | | | 0x400E_0000 - 0x400E_FFFF | ADC_BA | Analog-Digital-Converter (ADC) Control Registers | | | | | APB2 Controllers Space (0x4010_0 | 000 ~ 0x401F_FFF | F) | | | | | 0x4011_0000 - 0x4011_3FFF | TMR23_BA | Timer2/Timer3 Control Registers | | | | | 0x4012_0000 - 0x4012_3FFF | I2C1_BA | I <sup>2</sup> C1 Interface Control Registers | | | | | 0x4014_0000 - 0x4014_3FFF | PWMB_BA | PWM4/5 Control Registers | | | | | 0x4015_0000 – 0x4015_3FFF | UART1_BA | UART1 Control Registers | | | | | 0x4015_4000 – 0x4015_7FFF | UART2_BA | UART2 Control Registers | | | | | System Controllers Space (0xE000 | _E000 ~ 0xE000_E | :FFF) | | | | | 0xE000_E010 - 0xE000_E0FF | SCS_BA | System Timer Control Registers | | | | | 0xE000_E100 - 0xE000_ECFF | SCS_BA | External Interrupt Controller Control Registers | | | | | 0xE000_ED00 - 0xE000_ED8F | SCS_BA | System Control Registers | |---------------------------|--------|--------------------------| Table 6.2-1 Address Space Assignments for On-Chip Controllers #### 6.2.5 Register Lock nuvoton Some of the system control registers need to be protected to avoid inadvertent write and disturb the chip operation. These system control registers are protected after the power on reset till user to disable register protection. For user to program these protected registers, a register protection disable sequence needs to be followed by a special programming. The register protection disable sequence is writing the data "59h", "16h" "88h" to the register REGWRPROT address at 0x5000 0100 continuously. Any different data value, different sequence or any other write to other address during these three data writing will abort the whole sequence. After the protection is disabled, user can check the protection disable bit at address 0x5000 0100 bit0, 1 is protection disable, and 0 is protection enable. Then user can update the target protected register value and then write any data to the address "0x5000 0100" to enable register protection. The protected registers are listed as following table. | Register | Bit | Description | |----------------------|---------------------|---------------------------------------------------------------------------------| | IPRSTC1 | [3] EBI_RST | EBI Controller Reset (Write-protection Bit) | | IPRSTC1 [2] PDMA_RST | | PDMA Controller Reset (Write Protect) | | IPRSTC1 | [1] CPU_RST | CPU Kernel One-Shot Reset (Write Protect) | | IPRSTC1 | [0] CHIP_RST | CHIP One-Shot Reset (Write Protect) | | BODCR | [7] LVR_EN | Low Voltage Reset Enable Bit (Write Protect) | | BODCR | [5] BOD_LPM | Brown-Out Detector Low Power Mode (Write Protect) | | BODCR | [3] BOD_RSTEN | Brown-Out Reset Enable Bit (Write Protect) | | BODCR | [2:1] BOD_VL | Brown-Out Detector Threshold Voltage Selection (Write Protect) | | BODCR | [0] BOD_EN | Brown-Out Detector Enable Bit (Write Protect) | | PORCR | [15:0] POR_DIS_CODE | Power-On-Reset Enable Bit (Write Protect) | | REGWRPROT | [7:0] REGWRPROT | Register Write-Protection Code (Write Only) | | REGWRPROT | [0] REGPROTDIS | Register Write-Protection Disable Index (Read Only) | | NMI_SEL | [8] NMI_EN | NMI Interrupt Enable Bit (Write Protect) | | PWRCON | [8] PD_WAIT_CPU | Power-Down Entry Condition Control (Write Protect) | | PWRCON | [7] PWR_DOWN_EN | System Power-Down Enable Bit (Write Protect) | | PWRCON | [5] PD_WU_INT_EN | Power-Down Mode Wake-Up Interrupt Enable Bit (Write Protect) | | PWRCON | [4] PD_WU_DLY | Wake-Up Delay Counter Enable Bit (Write Protect) | | PWRCON | [3] OSC10K_EN | 10 KHz Internal Low Speed RC Oscillator (LIRC) Enable Bit (Write Protect) | | PWRCON [2] OSC22M_EN | | 22.1184 MHz Internal High Speed RC Oscillator (HIRC) Enable Bit (Write Protect) | | PWRCON [1] XTL32K_EN | | 32.768 KHz External Low Speed Crystal Oscillator (LXT) Enable Bit | | | | (Write Protect) | | | |---------|-----------------|----------------------------------------------------------------------------------|--|--| | PWRCON | [0] XTL12M_EN | 4~24 MHz External High Speed Crystal Oscillator (HXT) Enable Bit (Write Protect) | | | | APBCLK | [0] WDT_EN | Watchdog Timer Clock Enable Bit (Write Protect) | | | | CLKSEL0 | [5:3] STCLK_S | Cortex <sup>®</sup> -M0 SysTick Clock Source Select (Write Protect) | | | | CLKSEL0 | [2:0] HCLK_S | HCLK Clock Source Select (Write Protect) | | | | CLKSEL1 | [1:0] WDT_S | Watchdog Timer Clock Source Select (Write Protect) | | | | ISPCON | [6] ISPFF | ISP Fail Flag (Write Protect) | | | | ISPCON | [5] LDUEN | LDROM Update Enable Bit (Write Protect) | | | | ISPCON | [4] CFGUEN | Enable Config Update By ISP (Write Protect) | | | | ISPCON | [3] APUEN | APROM Update Enable Bit (Write Protect) | | | | ISPCON | [1] BS | Boot Select (Write Protect ) | | | | ISPCON | [0] ISPEN | ISP Enable Bit (Write Protect ) | | | | ISPTRG | [0] ISPGO | ISP Start Trigger (Write-Protection Bit) | | | | FATCON | [4] FOMSEL0 | Chip Frequency Optimization Mode Select 0 (Write-Protection Bit) | | | | ISPSTA | [6] ISPFF | ISP Fail Flag (Write-Protection Bit) | | | | TCSR0 | [31] DBGACK_TMR | ICE Debug Mode Acknowledge Disable Bit (Write Protect) | | | | TCSR1 | [31] DBGACK_TMR | ICE Debug Mode Acknowledge Disable Bit (Write Protect) | | | | TCSR2 | [31] DBGACK_TMR | ICE Debug Mode Acknowledge Disable Bit (Write Protect) | | | | TCSR3 | [31] DBGACK_TMR | ICE Debug Mode Acknowledge Disable Bit (Write Protect) | | | | WTCR | [31] DBGACK_WDT | ICE Debug Mode Acknowledge Disable Bit (Write Protect) | | | | WTCR | [10:8] WTIS | Watchdog Timer Time-Out Interval Selection (Write Protect) | | | | WTCR | [7] WTE | Watchdog Timer Enable Bit (Write Protect) | | | | WTCR | [6] WTIE | Watchdog Timer Time-Out Interrupt Enable Bit (Write Protect) | | | | WTCR | [4] WTWKE | Watchdog Timer Time-Out Wake-Up Function Control (Write Protect) | | | | WTCR | [1] WTRE | Watchdog Timer Reset Enable Bit (Write Protect) | | | | WTCRALT | [1:0] WTRDSEL | Watchdog Timer Reset Delay Selection (Write Protect) | | | #### 6.2.6 Auto Trim This chip supports auto-trim function: the HIRC trim (48 MHz and 22.1184 MHz RC oscillator), according to the accurate LXT (32.768 kHz crystal oscillator) or internal USB synchronous mode, automatically gets accurate HIRC output frequency, 0.25 % deviation within all temperature ranges. For instance, the system needs an accurate 22.1184 MHz clock. In such case, if users do not want to use PLL as the system clock source, they need to solder 32.768 kHz crystal in system, and set FREQSEL (SYS\_IRCTCTL[1:0] trim frequency selection) to "01", and the auto-trim function will be enabled. Interrupt status bit FREQ\_LOCK (SYS\_IRCTSTS[0] HIRC frequency lock status) "1" indicates the HIRC output frequency is accurate within 0.25% deviation. To get better results, it is recommended to set both TRIM\_LOOP (SYS\_IRCTCTL[5:4]) Trim Calculation Loop and TRIM\_RETRY\_CNT (SYS\_IRCTCTL[7:6] Trim Value Update Limitation Count) to "11". Another example is that the system needs an accurate 48 MHz clock for USB application. In such case, if neither using use PLL as the system clock source, user has to set FREQSEL (SYS\_HIRCTCTL1[1:0] trim frequency selection) to "01", and the auto-trim function will be enabled. Status bit FREQLOCK (SYS\_HIRCTISTS[8] HIRC Frequency Lock Status) "1" indicates the HIRC48 output frequency is accurate within 0.25% deviation. #### 6.2.7 System Timer (SysTick) The Cortex<sup>®</sup>-M0 includes an integrated system timer, SysTick, which provides a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism. The counter can be used as a Real Time Operating System (RTOS) tick timer or as a simple counter. When system timer is enabled, it will count down from the value in the SysTick Current Value Register (SYST\_CVR) to 0, and reload (wrap) to the value in the SysTick Reload Value Register (SYST\_RVR) on the next clock cycle, then decrement on subsequent clocks. When the counter transitions to 0, the COUNTFLAG status bit is set. The COUNTFLAG bit clears on reads. The SYST\_CVR value is UNKNOWN on reset. Software should write to the register to clear it to 0 before enabling the feature. This ensures the timer will count from the SYST\_RVR value rather than an arbitrary value when it is enabled. If the SYST\_RVR is 0, the timer will be maintained with a current value of 0 after it is reloaded with this value. This mechanism can be used to disable the feature independently from the timer enable bit. For more detailed information, please refer to the "Arm® Cortex®-M0 Technical Reference Manual" and "Arm® v6-M Architecture Reference Manual". #### 6.2.8 Nested Vectored Interrupt Controller (NVIC) The Cortex<sup>®</sup>-M0 provides an interrupt controller as an integral part of the exception mode, named as "Nested Vectored Interrupt Controller (NVIC)", which is closely coupled to the processor kernel and provides following features: - Nested and Vectored interrupt support - Automatic processor state saving and restoration - Reduced and deterministic interrupt latency The NVIC prioritizes and handles all supported exceptions. All exceptions are handled in "Handler Mode". This NVIC architecture supports 32 (IRQ[31:0]) discrete interrupts with 4 levels of priority. All of the interrupts and most of the system exceptions can be configured to different priority levels. When an interrupt occurs, the NVIC will compare the priority of the new interrupt to the current running one's priority. If the priority of the new interrupt is higher than the current one, the new interrupt handler will override the current handler. When an interrupt is accepted, the starting address of the interrupt service routine (ISR) is fetched from a vector table in memory. There is no need to determine which interrupt is accepted and branch to the starting address of the correlated ISR by software. While the starting address is fetched, NVIC will also automatically save processor state including the registers "PC, PSR, LR, R0~R3, R12" to the stack. At the end of the ISR, the NVIC will restore the mentioned registers from stack and resume the normal execution. Thus it will take less and deterministic time to process the interrupt request. The NVIC supports "Tail Chaining" which handles back-to-back interrupts efficiently without the overhead of states saving and restoration and therefore reduces delay time in switching to pending ISR at the end of current ISR. The NVIC also supports "Late Arrival" which improves the efficiency of concurrent ISRs. When a higher priority interrupt request occurs before the current ISR starts to execute (at the stage of state saving and starting address fetching), the NVIC will give priority to the higher one without delay penalty. Thus it advances the real-time capability. For more detailed information, please refer to the "Arm® Cortex®-M0 Technical Reference Manual" and "Arm® v6-M Architecture Reference Manual" #### 6.2.8.1 Exception Model and System Interrupt Map The following table lists the exception model supported by NuMicro® NUC029LEE/NUC029SEE. Software can set four levels of priority on some of these exceptions as well as on all interrupts. The highest user-configurable priority is denoted as "0" and the lowest priority is denoted as "3". The default priority of all the user-configurable interrupts is "0". Note that priority "0" is treated as the fourth priority on the system, after three system exceptions "Reset", "NMI" and "Hard Fault". | Exception Name | Vector Number | Priority | |--------------------------|---------------|--------------| | Reset | 1 | -3 | | NMI | 2 | -2 | | Hard Fault | 3 | -1 | | Reserved | 4 ~ 10 | Reserved | | SVCall | 11 | Configurable | | Reserved | 12 ~ 13 | Reserved | | PendSV | 14 | Configurable | | SysTick | 15 | Configurable | | Interrupt (IRQ0 ~ IRQ31) | 16 ~ 47 | Configurable | Table 6.2-2 Exception Model | Vector<br>Number | Interrupt Number (Bit In Interrupt Registers) Interrupt Name | | Source<br>Module | Interrupt Description | |------------------|---------------------------------------------------------------|------------|------------------|-----------------------------------------------------------------------| | 1 ~ 15 | - | • | - | System exceptions | | 16 | 0 | BOD_INT | Brown-out | Brown-out low voltage detected interrupt | | 17 | 1 | WDT_INT | WDT | Watchdog Timer interrupt | | 18 | 2 | EINT0 | GPIO | External signal interrupt from PB.14 pin | | 19 | 3 | EINT1 | GPIO | External signal interrupt from PB.15 pin | | 20 | 4 | GPAB_INT | GPIO | External signal interrupt from<br>PA[6:0]/PA[15:8]/PB[11:0]/PB[15:13] | | 21 | 5 | GPCEF_INT | GPIO | External interrupt from PC[3:0]/PC[11:6]/PC[15:14]/PE[5]/PF[1:0] | | 22 | 6 | PWMA_INT | PWM0~3 | PWM0, PWM1, PWM2 and PWM3 interrupt | | 23 | 7 | PWMB_INT | PWM4~7 | PWM4 and PWM5 interrupt | | 24 | 8 | TMR0_INT | TMR0 | Timer 0 interrupt | | 25 | 9 | TMR1_INT | TMR1 | Timer 1 interrupt | | 26 | 10 | TMR2_INT | TMR2 | Timer 2 interrupt | | 27 | 11 | TMR3_INT | TMR3 | Timer 3 interrupt | | 28 | 12 | UART02_INT | UART0/2 | UART0 and UART2 interrupt | | 29 | 13 | UART1_INT | UART1 | UART1 interrupt | | 30 | 14 | SPI0_INT | SPI0 | SPI0 interrupt | |----|----|-----------|-------------------|-------------------------------------------------------------------| | 31 | 15 | SPI1_INT | SPI1 | SPI1 interrupt | | 32 | 16 | - | - | Reserved | | 33 | 17 | - | - | Reserved | | 34 | 18 | I2C0_INT | I <sup>2</sup> C0 | I <sup>2</sup> C0 interrupt | | 35 | 19 | I2C1_INT | I <sup>2</sup> C1 | I <sup>2</sup> C1 interrupt | | 36 | 20 | - | - | Reserved | | 37 | 21 | - | - | Reserved | | 38 | 22 | - | - | Reserved | | 39 | 23 | USB_INT | USBD | USB 2.0 FS Device interrupt | | 40 | 24 | - | - | Reserved | | 41 | 25 | - | - | Reserved | | 42 | 26 | PDMA_INT | PDMA | PDMA interrupt | | 43 | 27 | - | ı | Reserved | | 44 | 28 | PWRWU_INT | CLKC | Clock controller interrupt for chip wake-up from Power-down state | | 45 | 29 | ADC_INT | ADC | ADC interrupt | | 46 | 30 | IRC_INT | IRC | IRC TRIM interrupt | | 47 | 31 | RTC_INT | RTC | Real Time Clock interrupt | Table 6.2-3 System Interrupt Map #### 6.2.8.2 Vector Table When an interrupt is accepted, the processor will automatically fetch the starting address of the interrupt service routine (ISR) from a vector table in memory. For ARMv6-M, the vector table base address is fixed at 0x00000000. The vector table contains the initialization value for the stack pointer on reset, and the entry point addresses for all exception handlers. The vector number on previous page defines the order of entries in the vector table associated with exception handler entry as illustrated in previous section. | Vector Table Word Offset | Description | | | |--------------------------|--------------------------------------------------|--|--| | 0 | SP_main – The Main stack pointer | | | | Vector Number | Exception Entry Pointer using that Vector Number | | | Table 6.2-4 Vector Table Format #### 6.2.8.3 Operation Description NVIC interrupts can be enabled and disabled by writing to their corresponding Interrupt Set-Enable or Interrupt Clear-Enable register bit-field. The registers use a write-1-to-enable and write-1-to-clear policy, both registers reading back the current enabled state of the corresponding interrupts. When an interrupt is disabled, interrupt assertion will cause the interrupt to become Pending, however, the interrupt will not activate. If an interrupt is Active when it is disabled, it remains in its Active state until cleared by reset or an exception return. Clearing the enable bit prevents new activations of the associated interrupt. NVIC interrupts can be pended/un-pended using a complementary pair of registers to those used to enable/disable the interrupts, named the Set-Pending Register and Clear-Pending Register respectively. The registers use a write-1-to-enable and write-1-to-clear policy, both registers reading back the current pended state of the corresponding interrupts. The Clear-Pending Register has no effect on the execution status of an Active interrupt. NVIC interrupts are prioritized by updating an 8-bit field within a 32-bit register (each register supporting four interrupts). #### 6.2.9 System Control The Cortex<sup>®</sup>-M0 status and operating mode control are managed by System Control Registers. Including CPUID, Cortex<sup>®</sup>-M0 interrupt priority and Cortex<sup>®</sup>-M0 power management can be controlled through these system control registers. For more detailed information, please refer to the "Arm® Cortex®-M0 Technical Reference Manual" and "Arm® v6-M Architecture Reference Manual". ## 6.3 Clock Controller ## 6.3.1 Overview The clock controller generates the clocks for the whole chip, including system clocks and all peripheral clocks. The clock controller also implements the power control function with the individually clock ON/OFF control, clock source selection and clock divider. The chip enters Power-down mode when Cortex®-M0 core executes the WFI instruction only if the PWR\_DOWN\_EN (PWRCON[7]) bit and PD\_WAIT\_CPU (PWRCON[8]) bit are both set to 1. After that, chip enters Power-down mode and wait for wake-up interrupt source triggered to leave Power-down mode. In the Power-down mode, the clock controller turns off the 4~24 MHz external high speed crystal oscillator and 22.1184/48 MHz internal high speed RC oscillator to reduce the overall system power consumption. The following figures show the clock generator and the overview of the clock source control. The clock generator consists of 6 clock sources as listed below: - 32.768 kHz external low speed crystal oscillator (LXT) - 4~24 MHz external high speed crystal oscillator (HXT) - Programmable PLL output clock frequency (PLL source can be selected from external 4~24 MHz external high speed crystal oscillator (HXT) or 22.1184 MHz internal high speed RC oscillator (HIRC)) (PLL FOUT) - 22.1184 MHz internal high speed RC oscillator (HIRC) - 48 MHz internal high speed RC oscillator (HIRC48) - 10 kHz internal low speed RC oscillator (LIRC) nuvoton Figure 6.3-1 Clock Generator Block Diagram nuvoTon Figure 6.3-2 Clock Generator Global View Diagram ## 6.3.2 System Clock and SysTick Clock The system clock has 4 clock sources which were generated from clock generator block. The clock source switch depends on the register HCLK\_S (CLKSEL0[2:0]). The block diagram is shown in Figure 6.3-3. Figure 6.3-3 System Clock Block Diagram The clock source of SysTick in Cortex<sup>®</sup>-M0 core can use CPU clock or external clock (SYST\_CSR[2]). If using external clock, the SysTick clock (STCLK) has 4 clock sources. The clock source switch depends on the setting of the register STCLK\_S (CLKSEL0[5:3]). The block diagram is shown in Figure 6.3-4. Figure 6.3-4 SysTick Clock Control Block Diagram #### 6.3.3 Power-down Mode Clock When chip enters Power-down mode, system clocks, some clock sources, and some peripheral clocks will be disabled. Some clock sources and peripherals clocks are still active in Power-down mode. The clocks still kept active are listed below: - Clock Generator - 10 kHz internal low speed RC oscillator (LIRC) clock - 32.768 kHz external low speed crystal oscillator clock - RTC/WDT/Timer/PWM Peripherals Clock (when 32.768 kHz external low speed crystal oscillator or 10 kHz intertnal low speed RC oscillator is adopted as clock source) # 6.3.4 Frequency Divider Output This device is equipped with a power-of-2 frequency divider which is composed by16 chained divide-by-2 shift registers. One of the 16 shift register outputs selected by a sixteen to one multiplexer is reflected to CLKO function pin. Therefore there are 16 options of power-of-2 divided clocks with the frequency from $F_{in}/2^1$ to $F_{in}/2^{16}$ where Fin is input clock frequency to the clock divider. The output formula is $\mathbf{F}_{out} = \mathbf{F}_{in}/2^{(N+1)}$ , where $\mathbf{F}_{in}$ is the input clock frequency, $\mathbf{F}_{out}$ is the clock divider output frequency and N is the 4-bit value in FSEL (FRQDIV[3:0]). When writing 1 to DIVIDER\_EN (FRQDIV[4]), the chained counter starts to count. When writing 0 to DIVIDER\_EN (FRQDIV[4]), the chained counter continuously runs till divided clock reaches low state and stay in low state. If DIVIDER1(FRQDIV[5]) is set to 1, the frequency divider clock (FRQDIV\_CLK) will bypass power-of-2 frequency divider. The frequency divider clock will be output to CLKO pin directly. Figure 6.3-5 Clock Source of Frequency Divider nuvoton Figure 6.3-6 Frequency Divider Block Diagram # 6.4 Flash Memory Controller (FMC) ## 6.4.1 Overview The NuMicro® NUC029LEE/NUC029SEE has 128 Kbytes on-chip embedded Flash for application program memory (APROM) that can be updated through ISP procedure. The In-System-Programming (ISP) function enables user to update program memory when chip is soldered on PCB. After chip is powered on, Cortex®-M0 CPU fetches code from APROM or LDROM decided by boot select (CBS) in CONFIGO. By the way, the NuMicro® NUC029LEE/NUC029SEE supports another flexible feature: configurable Data Flash size. The Data Flash size is decided by Data Flash enable (DFEN) in Config0 and Data Flash base address (DFBADR) in Config1. When DFEN is set to 1, the Data Flash size is zero and the APROM size is 128 Kbytes. When DFEN is set to 0, the APROM and Data Flash share 128 Kbytes continuous address and the start address of Data Flash is defined by (DFBADR) in Config1. #### 6.4.2 Features - Runs up to 50 MHz with zero wait cycle for continuous address read access and runs up to 72 MHz with one wait cycle for continuous address read. - All embedded Flash memory supports 512 bytes page erase - 128 KB application program memory (APROM) - 8 KB In-System-Programming (ISP) loader program memory (LDROM) - Configurable Data Flash size with 512 bytes page erase unit - Supports In-Application-Programming (IAP) to switch code between APROM and LDROM without reset - In-System-Programming (ISP) to update on-chip Flash # 6.5 External Bus Interface (EBI) ## 6.5.1 Overview The NuMicro® NUC029LEE/NUC029SEE series LQFP-64 package equips an external bus interface (EBI) for access external device. To save the connections between external device and this chip, EBI supports address bus and data bus multiplex mode. And, address latch enable (ALE) signal is used to differentiate the address and data cycle. ## 6.5.2 Features External Bus Interface has the following functions: - Supports external devices with max. 64 KB size (8-bit data width)/128 KB (16-bit data width) - Supports variable external bus base clock (MCLK) which based on HCLK - Supports 8-bit or 16-bit data width - Supports variable data access time (tACC), address latch enable time (tALE) and address hold time (tAHD) - Supports address bus and data bus multiplex mode to save the address pins - Supports configurable idle cycle for different access condition: Write command finish (W2X), Read-to-Read (R2R) # 6.6 General Purpose I/O (GPIO) ## 6.6.1 Overview The NuMicro® NUC029LEE/NUC029SEE series has up to 45 General Purpose I/O pins to be shared with other function pins depending on the chip configuration. These 45 pins are arranged in 5 ports named as GPIOA, GPIOB, GPIOC, GPIOE and GPIOF. The GPIOA/B/C/E port has the maximum of 15 pins and GPIOF port has the maximum of 2 pins. Each of the 45 pins is independent and has the corresponding register bits to control the pin mode function and data. The I/O type of each of I/O pins can be configured by software individually as input, output, opendrain or Quasi-bidirectional mode. After reset, the I/O mode of all pins are depending on Config0[10] setting. In Quasi-bidirectional mode, I/O pin has a very weak individual pull-up resistor which is about $110\sim300~\text{K}\Omega$ for $V_{DD}$ is from 5.0 V to 2.5 V. #### 6.6.2 Features - Four I/O modes: - Quasi-bidirectional - Push-Pull output - Open-Drain output - Input only with high impendence - TTL/Schmitt trigger input selectable by GPx\_TYPE[15:0] in GPx\_MFP[31:16] - I/O pin configured as interrupt source with edge/level setting - Configurable default I/O mode of all pins after reset by Config0[10] setting - If Config[10] is 0, all GPIO pins in input tri-state mode after chip reset - If Config[10] is 1, all GPIO pins in Quasi-bidirectional mode after chip reset - I/O pin internal pull-up resistor enabled only in Quasi-bidirectional I/O mode - Enabling the pin interrupt function will also enable the pin wake-up function. # 6.7 PDMA Controller (PDMA) ## 6.7.1 Overview The NuMicro® NUC029LEE/ NUC029SEE series DMA contains nine-channel peripheral direct memory access (PDMA) controller and a cyclic redundancy check (CRC) generator. The PDMA that transfers data to and from memory or transfer data to and from APB devices. For PDMA channel (PDMA CH0~CH8), there is one-word buffer as transfer buffer between the Peripherals APB devices and Memory. Software can stop the PDMA operation by disable PDMA PDMACEN (PDMA\_CSRx[0]). The CPU can recognize the completion of a PDMA operation by software polling or when it receives an internal PDMA interrupt. The PDMA controller can increase source or destination address or fixed them as well. The DMA controller contains a cyclic redundancy check (CRC) generator that can perform CRC calculation with programmable polynomial settings. The CRC engine supports CPU PIO mode and DMA transfer mode. #### 6.7.2 Features - Supports nine PDMA channels and one CRC channel. Each PDMA channel can support a unidirectional transfer - AMBA AHB master/slave interface compatible, for data transfer and register read/write - Hardware round robin priority scheme. DMA channel 0 has the highest priority and channel 8 has the lowest priority - PDMA operation - Peripheral-to-memory, memory-to-peripheral, and memory-to-memory transfer - Supports word/half-word/byte transfer data width from/to peripheral - Supports address direction: increment, fixed. - Cyclic Redundancy Check (CRC) - Supports four common polynomials CRC-CCITT, CRC-8, CRC-16, and CRC-32 - $\blacksquare$ CRC-CCITT: $X^{16} + X^{12} + X^5 + 1$ - $\blacksquare$ CRC-8: $X^8 + X^2 + X + 1$ - $\blacksquare$ CRC-16: $X^{16} + X^{15} + X^2 + 1$ - $\begin{array}{c} \blacksquare \quad \text{CRC-32: } X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^8 + X^7 + X^5 + X^4 + X^2 + X + 1 \end{array}$ - Supports programmable CRC seed value. - Supports programmable order reverse setting for input data and CRC checksum. - Supports programmable 1's complement setting for input data and CRC checksum. - Supports CPU PIO mode or DMA transfer mode. - Supports the follows write data length in CPU PIO mode - 8-bit write mode (byte): 1-AHB clock cycle operation. - 16-bit write mode (half-word): 2-AHB clock cycle operation. - 32-bit write mode (word): 4-AHB clock cycle operation. - Supports byte alignment transfer data length and word alignment transfer source address in CRC DMA mode. # 6.8 Timer Controller (TIMER) ## 6.8.1 Overview The timer controller includes four 32-bit timers, TIMER0 ~ TIMER3, allowing user to easily implement a timer control for applications. The timer can perform functions, such as frequency measurement, delay timing, clock generation, and event counting by external input pins, and interval measurement by external capture pins. ## 6.8.2 Features - Four sets of 32-bit timers with 24-bit up counter and one 8-bit prescale counter - Independent clock source for each timer - Provides four timer counting modes: one-shot, periodic, toggle and continuous counting - Time-out period = (Period of timer clock input) \* (8-bit prescale counter + 1) \* (24-bit TCMP) - Maximum counting cycle time = (1 / T MHz) \* (2<sup>8</sup>) \* (2<sup>24</sup>), T is the period of timer clock - 24-bit up counter value is readable through TDR (Timer Data Register) - Supports event counting function to count the event from external counter pin (TM0~TM3) - Supports external pin capture (TM0 EXT~TM3 EXT) for interval measurement - Supports external pin capture (TM0\_EXT~TM3\_EXT) for reset 24-bit up counter - Supports chip wake-up from Idle/Power-down mode if a timer interrupt signal is generated # 6.9 PWM Generator and Capture Timer (PWM) #### 6.9.1 Overview The NuMicro® NUC029LEE/NUC029SEE series has 2 sets of PWM group supporting a total of 3 sets of PWM generators that can be configured as 6 independent PWM outputs, PWM0~PWM5, or as 3 complementary PWM pairs, (PWM0, PWM1), (PWM2, PWM3) and (PWM4, PWM5) with 3 programmable Dead-zone generators. Each PWM generator has one 8-bit prescaler, one clock divider with 5 divided frequencies (1, 1/2, 1/4, 1/8, 1/16), two PWM Timers including two clock selectors, two 16-bit PWM counters for PWM period control, two 16-bit comparators for PWM duty control and one Dead-zone generator. The 3 sets of PWM generators provide eight independent PWM interrupt flags set by hardware when the corresponding PWM period down counter reaches 0. Each PWM interrupt source with its corresponding enable bit can cause CPU to request PWM interrupt. The PWM generators can be configured as one-shot mode to produce only one PWM cycle signal or auto-reload mode to output PWM waveform continuously. When DZEN01 (PCR[4]) is set, PWM0 and PWM1 perform complementary PWM paired function; the paired PWM period, duty and Dead-time are determined by PWM0 timer and Dead-zone generator 0. Similarly, the complementary PWM pairs of (PWM2, PWM3) and (PWM4, PWM5) are controlled by PWM2 and PWM4 timers and Dead-zone generator 2 and 4, respectively. To prevent PWM driving output pin with unsteady waveform, the 16-bit period down counter and 16-bit comparator are implemented with double buffer. When user writes data to counter/comparator buffer registers the updated value will be load into the 16-bit down counter/comparator at the time down counter reaching 0. The double buffering feature avoids glitch at PWM outputs. When the 16-bit period down counter reaches 0, the interrupt request is generated. If PWM-timer is set as auto-reload mode, when the down counter reaches 0, it is reloaded with PWM Counter Register (CNRx) automatically then start decreasing, repeatedly. If the PWM-timer is set as one-shot mode, the down counter will stop and generate one interrupt request when it reaches 0. The value of PWM counter comparator is used for pulse high width modulation. The counter control logic changes the output to high level when down-counter value matches the value of compare register. The alternate feature of the PWM-timer is digital input Capture function. If Capture function is enabled the PWM output pin is switched as capture input mode. The Capture0 and PWM0 share one timer which is included in PWM0 and the Capture1 and PWM1 share PWM1 timer, and etc. Therefore user must setup the PWM-timer before enable Capture feature. After capture feature is enabled, the capture always latched PWM-counter to Capture Rising Latch Register (CRLR) when input channel has a rising transition and latched PWM-counter to Capture Falling Latch Register (CFLR) when input channel has a falling transition. Capture channel 0 interrupt is programmable by setting CRL\_IE0 (CCR0[1]) (Rising latch Interrupt enable) and CFL\_IE0 (CCR0[2]) (Falling latch Interrupt enable) to decide the condition of interrupt occur. Capture channel 1 has the same feature by setting CRL\_IE1 (CCR0[17]) and CFL\_IE1 (CCR0[18]). And capture channel 2 to channel 3 on each group have the same feature by setting the corresponding control bits in CCR2. For each group, whenever Capture issues Interrupt 0/1/2/3, the PWM counter 0/1/2/3 will be reload at this moment. The maximum captured frequency that PWM can capture is confined by the capture interrupt latency. When capture interrupt occurred, software will do at least three steps, including: Read PIIR to get interrupt source and Read CRLRx/CFLRx(x=0~3) to get capture value and finally write 1 to clear PIIR to 0. If interrupt latency will take time T0 to finish, the capture signal mustn't transition during this interval (T0). In this case, the maximum capture frequency will be 1/T0. For example: HCLK = 50 MHz, PWM CLK = 25 MHz, Interrupt latency is 900 ns So the maximum capture frequency will be 1/900ns ≈ 1000 kHz ## 6.9.2 Features ## 6.9.2.1 PWM Function: - Up to 2 PWM groups (PWMA/PWMB) to support 6 PWM channels or 3 complementary PWM paired channels - PWM group A has two PWM generators and PWM group B has one PWM generator with each PWM generator supporting one 8-bit prescaler, two clock dividers, two PWM-timers, one Dead-zone generator and two PWM outputs. - Up to 16-bit resolution - PWM Interrupt request synchronized with PWM period - One-shot or Auto-reload mode - Edge-aligned type or Center-aligned type option - PWM trigger ADC start-to-conversion ## 6.9.2.2 Capture Function: - Timing control logic shared with PWM Generators - Supports 6 Capture input channels shared with 6 PWM output channels - Each channel supports one rising latch register (CRLR), one falling latch register (CFLR) and Capture interrupt flag (CAPIFx) # 6.10 Watchdog Timer (WDT) # 6.10.1 Overview The purpose of Watchdog Timer is to perform a system reset when system runs into an unknown state. This prevents system from hanging for an infinite period of time. Besides, this Watchdog Timer supports the function to wake-up system from Idle/Power-down mode. # 6.10.2 Features - 18-bit free running up counter for Watchdog Timer time-out interval. - Selectable time-out interval (2<sup>4</sup> ~ 2<sup>18</sup>) WDT\_CLK cycle and the time-out interval period is 104 ms ~ 26.3168 s if WDT\_CLK = 10 kHz. - System kept in reset state for a period of (1 / WDT\_CLK) \* 63 - Supports Watchdog Timer reset delay period - Selectable it includes (1026 \ 130 \ 18 or 3) \* WDT\_CLK reset delay period. - Supports to force Watchdog Timer enabled after chip powered on or reset while CWDTEN (CONFIG0[31] Watchdog Enable) bit is set to 0. - Supports Watchdog Timer time-out wake-up function only if WDT clock source is selected as 10 kHz # 6.11 Window Watchdog Timer (WWDT) # 6.11.1 Overview The Window Watchdog Timer is used to perform a system reset within a specified window period to prevent software run to uncontrollable status by any unpredictable condition. ## 6.11.2 Features - 6-bit down counter value (WWDTVAL[5:0]) and 6-bit compare window value (WWDTCR[21:16]) to make the WWDT time-out window period flexible - Supports 4-bit value to programmable maximum 11-bit prescale counter period of WWDT counter # 6.12 Real Time Clock (RTC) ## 6.12.1 Overview The Real Time Clock (RTC) controller provides the real time and calendar message. The RTC offers programmable time tick and alarm match interrupts. The data format of time and calendar messages are expressed in BCD format. A digital frequency compensation feature is available to compensate external crystal oscillator frequency accuracy. The RTC controller also offers 80 bytes spare registers to store user's important information. ## 6.12.2 Features - Supports real time counter in Time Loading Register (TLR) (hour, minute, second) and calendar counter in Calendar Loading Register (CLR) (year, month, day) for RTC time and calendar check - Supports alarm time (hour, minute, second) and calendar (year, month, day) settings in Time Alarm Register (TAR) and Calendar Alarm Register (CAR) register - Selectable 12-hour or 24-hour time scale in Time Scale Selection Register (TSSR) register - Supports Leap Year indication in Leap Year Indicator Register (LIR) register - Supports Day of the Week counter in Day of the Week Register (DWR) register - Frequency of RTC clock source compensate by RTC Frequency Compensation Register (FCR) register - All time and calendar message expressed in BCD format - Supports periodic RTC Time Tick interrupt with 8 period interval options 1/128, 1/64, 1/32, 1/16, 1/8, 1/4, 1/2 and 1 second - Supports RTC Time Tick and Alarm Match interrupt - Supports chip wake-up from Idle or Power-down mode while a RTC interrupt signal is generated - Supports 80 bytes spare registers # 6.13 UART Interface Controller (UART) ## 6.13.1 Overview The NuMicro® NUC029LEE/NUC029SEE series provides up to three channels of Universal Asynchronous Receiver/Transmitters (UART). UART0 supports High Speed UART and UART1~2 perform Normal Speed UART. Besides, only UART0 and UART1 support the flow control function. The UART Controller performs a serial-to-parallel conversion on data received from the peripheral, and a parallel-to-serial conversion on data transmitted from the CPU. The UART controller also supports IrDA SIR Function, LIN master/slave function and RS-485 function mode. Each UART Controller channel supports seven types of interrupts. #### 6.13.2 Features - Full duplex, asynchronous communications - Separates receive / transmit 64/16/16 bytes (UART0/UART1/UART2) entry FIFO for data payloads - Supports hardware auto flow control/flow control function (CTS, RTS) and programmable RTS flow control trigger level (UART0 and UART1 support) - Programmable receiver buffer trigger level - Supports programmable baud-rate generator for each channel individually - Supports CTS wake-up function (UART0 and UART1 support) - Supports 7-bit receiver buffer time-out detection function - UART0/UART1 can through DMA channels to receive/transmit data - Programmable transmitting data delay time between the last stop and the next start bit by setting UA\_TOR [DLY] register - Supports break error, frame error, parity error and receive / transmit buffer overflow detect function - Fully programmable serial-interface characteristics - Programmable data bit length, 5-, 6-, 7-, 8-bit character - Programmable parity bit, even, odd, no parity or stick parity bit generation and detection - Programmable stop bit length, 1, 1.5, or 2 stop bit generation - IrDA SIR function mode - Supports 3-/16-bit duration for normal mode - LIN function mode - Supports LIN master/slave mode - Supports programmable break generation function for transmitter - Supports break detect function for receiver - RS-485 function mode. - Supports RS-485 9-bit mode - Supports hardware or software direct enable control provided by RTS pin (UART0 and UART1 support) # 6.14 I<sup>2</sup>C Serial Interface Controller (I<sup>2</sup>C) ## 6.14.1 Overview I<sup>2</sup>C is a two-wire, bi-directional serial bus that provides a simple and efficient method of data exchange between devices. The I<sup>2</sup>C standard is a true multi-master bus including collision detection and arbitration that prevents data corruption if two or more masters attempt to control the bus simultaneously. #### 6.14.2 Features The I<sup>2</sup>C bus uses two wires (I2Cn\_SDA and I2Cn\_SCL) to transfer information between devices connected to the bus. The main features of the I<sup>2</sup>C bus include: - Supports up to two I<sup>2</sup>C serial interface controller - Master/Slave mode - Bidirectional data transfer between masters and slaves - Multi-master bus (no central master) - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus - Serial clock synchronization allow devices with different bit rates to communicate via one serial bus - Built-in a 14-bit time-out counter requesting the I<sup>2</sup>C interrupt if the I<sup>2</sup>C bus hangs up and timer-out counter overflows. - Programmable clocks allow for versatile rate control - Supports 7-bit addressing mode - Supports multiple address recognition (four slave address with mask option) - Supports Power-down wake-up function # 6.15 Serial Peripheral Interface (SPI) ## 6.15.1 Overview The Serial Peripheral Interface (SPI) is a synchronous serial data communication protocol that operates in full duplex mode. Devices communicate in Master/Slave mode with the 4-wire bidirection interface. The NuMicro® NUC029LEE/NUC029SEE series contains up to two sets of SPI controllers performing a serial-to-parallel conversion on data received from a peripheral device, and a parallel-to-serial conversion on data transmitted to a peripheral device. Each set of SPI controller can be configured as a master or a slave device. The SPI controller supports the variable bus clock function for special applications. This controller also supports the PDMA function to access the data buffer and also supports Dual I/O Transfer mode. ## 6.15.2 Features - Up to two sets of SPI controllers - Supports Master or Slave mode operation - Supports Dual I/O Transfer mode - Configurable bit length of a transaction word from 8 to 32 bits - Provides separate 8-layer depth transmit and receive FIFO buffers - Supports MSB first or LSB first transfer sequence - Two slave select lines in Master mode - Supports the Byte Reorder function - Supports Byte or Word Suspend mode - Variable output bus clock frequency in Master mode - Supports PDMA transfer - Supports 3-wire, no slave select signal, bi-direction interface # 6.16 USB Device Controller (USBD) ## 6.16.1 Overview There is one set of USB 2.0 full-speed device controller and transceiver in this device. It is compliant with USB 2.0 full-speed device specification and supports control/bulk/interrupt/ isochronous transfer types, and use High Internal RC Oscillator (HIRC48M) obtain to crystal-less option. In this device controller, there are two main interfaces: the APB bus and USB bus which comes from the USB PHY transceiver. For the APB bus, the CPU can program control registers through it. There are 512 bytes internal SRAM as data buffer in this controller. For IN or OUT transfer, it is necessary to write data to SRAM or read data from SRAM through the APB interface or SIE. User needs to set the effective starting address of SRAM for each endpoint buffer through "buffer segmentation register (USB\_BUFSEGx)". There are 8 endpoints in this controller. Each of the endpoint can be configured as IN or OUT endpoint. All the operations including Control, Bulk, Interrupt and Isochronous transfer are implemented in this block. The block of "Endpoint Control" is also used to manage the data sequential synchronization, endpoint states, current start address, transaction status, and data buffer status for each endpoint. There are four different interrupt events in this controller. They are the wake-up function, device plug-in or plug-out event, USB events, and BUS events. Any event will cause an interrupt, and users just need to check the related event flags in interrupt event status register (USB\_INTSTS) to acknowledge what kind of interrupt occurring, and then check the related USB Endpoint Status Register (USB\_EPSTS) to acknowledge what kind of event occurring in this endpoint. A software-disconnect function is also supported for this USB controller. It is used to simulate the disconnection of this device from the host. If DRVSE0 (USB\_DRVSE0[0]) is set to 1, the USB controller will force the output of USB\_D+ and USB\_D- to level low. After DRVSE0 bit is cleared to 0, host will enumerate the USB device again. Please refer to *Universal Serial Bus Specification Revision 1.1* for details. ## 6.16.2 Features - Compliant with USB 2.0 Full-Speed specification - Provides 1 interrupt vector with 4 different interrupt events (WAKEUP, FLDET, USB and BUS) - Supports Control/Bulk/Interrupt/Isochronous transfer type - Supports suspend function when no bus activity existing for 3 ms - Provides 8 endpoints for configurable Control/Bulk/Interrupt/Isochronous transfer types and maximum 512 bytes buffer size - Provides remote wake-up capability - Supports Crystal-less # 6.17 Analog-to-Digital Converter (ADC) ## 6.17.1 Overview The NuMicro® NUC029LEE/NUC029SEE series contains one 12-bit successive approximation analog-to-digital converters (SAR A/D converter) with 12 input channels. The A/D converter supports three operation modes: single, single-cycle scan and continuous scan mode. The A/D converter can be started by software, PWM Center-aligned trigger and external STADC pin. #### 6.17.2 Features - Analog input voltage range: 0~V<sub>REF</sub> - 12-bit resolution and 10-bit accuracy is guaranteed - Up to 12 single-end analog input channels or 5 differential analog input channels - Up to 1 MSPS conversion rate (chip working at 5V) - Three operating modes - Single mode: A/D conversion is performed one time on a specified channel - Single-cycle scan mode: A/D conversion is performed one cycle on all specified channels with the sequence from the smallest numbered channel to the largest numbered channel - Continuous scan mode: A/D converter continuously performs Single-cycle scan mode until software stops A/D conversion - An A/D conversion can be started by: - Writing 1 to ADST bit (ADCR[11])through software - PWM Center-aligned trigger - External pin STADC - Conversion results are held in data registers for each channel with valid and overrun indicators - Supports two set digital comparators. The conversion result can be compared with specify value and user can select whether to generate an interrupt when conversion result matches the compare register setting - Channel 7 supports 3 input sources: external analog voltage, internal Band-gap voltage, and internal temperature sensor output # 7 ELECTRICAL CHARACTERISTICS # 7.1 Absolute Maximum Ratings Stresses above the absolute maximum ratings may cause permanent damage to the device. The limiting values are stress ratings only and cannot be used to functional operation of the device. Exposure to the absolute maximum ratings may affect device reliability and proper operation is not guaranteed. # 7.1.1 Absolute Maximum Ratings Characteristics | SYMBOL | PARAMETER | MIN. | MAX | UNIT | |-------------------------------------------|---------------------|----------------------|----------------------|------| | DC Power Supply | $V_{DD}$ – $V_{SS}$ | -0.3 | +7.0 | V | | Input Voltage | V <sub>IN</sub> | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V | | Oscillator Frequency | 1/t <sub>CLCL</sub> | 4 | 24 | MHz | | Operating Temperature | T <sub>A</sub> | -40 | +105 | °C | | Junction temperature | Τ <sub>J</sub> | -40 | +125 | °C | | Storage Temperature | T <sub>ST</sub> | -55 | +150 | °C | | Maximum Current into V <sub>DD</sub> | | - | 120 | mA | | Maximum Current out of V <sub>SS</sub> | | | 120 | mA | | Maximum Current sunk by a I/O pin | | | 35 | mA | | Maximum Current sourced by a I/O pin | | | 35 | mA | | Maximum Current sunk by total I/O pins | | | 100 | mA | | Maximum Current sourced by total I/O pins | | | 100 | mA | **Note:** Exposure to conditions beyond those listed under absolute maximum ratings may adversely affects the lift and reliability of the device. Table 7.1-1 Absolute Maximum Ratings Characteristics # 7.1.2 Thermal Characteristics The average junction temperature can be calculated by using the following equation: $T_J = T_A + (P_D \times \theta_{JA})$ - TA = ambient temperature (°C) - $\theta_{JA}$ = thermal resistance junction-ambient (°C/Watt) - PD = sum of internal and I/O power dissipation | Symbol | Description | Min | Тур | Max | Unit | |----------------------|--------------------------------------------------------------|-----|------|-----|---------| | $T_A$ | Operating ambient temperature | -40 | - | 105 | | | TJ | Operating junction temperature | -40 | - | 125 | °C | | T <sub>ST</sub> | Storage temperature | -55 | - | 150 | | | | Thermal resistance junction-ambient 20-pin TSSOP(4.4x6.5 mm) | - | 38 | - | °C/Watt | | | Thermal resistance junction-ambient 28-pin TSSOP(4.4x9.7 mm) | - | 30 | - | °C/Watt | | θ <sub>JA</sub> [*1] | Thermal resistance junction-ambient 33-pin QFN(4x4 mm) | - | 28 | - | °C/Watt | | ÐJA <sup>°</sup> , | Thermal resistance junction-ambient 48-pin LQFP(7x7 mm) | - | 60 | - | °C/Watt | | | Thermal resistance junction-ambient 64-pin LQFP(7x7 mm) | - | 58 | - | °C/Watt | | | Thermal resistance junction-ambient 128-pin LQFP(14x14 mm) | - | 38.5 | - | °C/Watt | # Note: 1. Determined according to JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions Table 7.1-2 Thermal Characteristics ## 7.1.3 EMC Characteristics ## 7.1.3.1 Electrostatic discharge (ESD) For the Nuvoton MCU products, there are ESD protection circuits which built into chips to avoid any damage that can be caused by typical levels of ESD. ## 7.1.3.2 Static latchup Two complementary static tests are required on six parts to assess the latchup performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin # 7.1.3.3 Electrical fast transients (EFT) In some application circuit component will produce fast and narrow high-frequency transients bursts of narrow high-frequency transients on the power distribution system.. - Inductive loads: - Relays, switch contactors - Heavy-duty motors when de-energized etc. The fast transient immunity requirements for electronic products are defined in IEC 61000-4-4 by International ElectrotechnicalCommission (IEC). | Symbol | Description | Min | Тур | Max | Unit | |---------------------------------------|---------------------------------------------|-------|-----|-------|------| | V <sub>HBM</sub> <sup>[*1]</sup> | Electrostatic discharge,human body mode | -4000 | - | +4000 | V | | V <sub>CDM</sub> <sup>[*2]</sup> | Electrostatic discharge,charge device model | -500 | - | +500 | V | | LU <sup>[*3]</sup> | Pin current for latch-up[*3] | -300 | - | +300 | mA | | V <sub>EFT</sub> <sup>[*4] [*5]</sup> | Fast transient voltage burst | -4.4 | - | +4.4 | kV | #### Note: - Determined according to ANSI/ESDA/JEDEC JS-001 Standard, Electrostatic Discharge Sensitivity Testing Human Body Model (HBM) – Component Level - Determined according to ANSI/ESDA/JEDEC JS-002 standard for Electrostatic Discharge Sensitivity (ESD) Testing Charged Device Model (CDM) – Component Level. - 3. Determined according to JEDEC EIA/JESD78 standard. - 4. Determinded according to IEC 61000-4-4 Electrical fast transient/burst immunity test. - 5. The performace cretia class is 4A. Table 7.1-3 EMC Characteristics # 7.1.4 Package Moisture Sensitivity(MSL) The MSL rating of an IC determines its floor life before the board mounting once its dry bag has been opened. All Nuvoton surface mount chips have a moisture level classification. The information is also displayed on the bag packing. | Pacakge | MSL | | | | | |--------------------------------------------------|-------|--|--|--|--| | 48-pin LQFP(7x7 mm) <sup>[*1]</sup> | MSL 3 | | | | | | 64-pin LQFP(7x7 mm) <sup>[*1]</sup> | MSL 3 | | | | | | Note: 1. Determined according to IPC/JEDEC J-STD | -020 | | | | | Table 7.1-4 Package Moisture Sensitivity (MSL) # 7.1.5 Soldering Profile Figure 7.1-1 Soldering Profile from J-STD-020C | Porfile Feature | Pb Free Package | |----------------------------------------------|---------------------| | Average ramp-up rate (217°C to peak) | 3°C/sec. max | | Preheat temperature 150°C ~200°C | 60 sec. to 120 sec. | | Temperature maintained above 217°C | 60 sec. to 150 sec. | | Time with 5°C of actual peak temperature | > 30 sec. | | Peak temperature range | 260°C | | Ramp-down rate | 6°C/sec ax. | | Time 25°C to peak temperature | 8 min. max | | Note: 1. Determined according to J-STD-020C | | Table 7.1-5 Soldering Profile # 7.2 DC Electrical Characteristics $(V_{DD}-V_{SS} = 5.5 \text{ V}, T_A = 25^{\circ}\text{C}, F_{OSC} = 72 \text{ MHz unless otherwise specified.})$ | | | ; | SPECIFIC | ATION | | | | | | NO | | | |---------------------------------------------------------------------------|---------------------------------------|------|----------|-------|------|--------------------------------------------|-------------------------|-------------|-----|--------------------|--|--| | PARAMETER | SYM. | MIN. | TYP. | MAX. | UNIT | TEST CONDITIONS | | | | | | | | Operation Voltage | $V_{DD}$ | 2.5 | | 5.5 | ٧ | V <sub>DD</sub> = 2.5V ~ 5.5V up to 72 MHz | | | | | | | | RTC Operation voltage for PF.0~PF.2 | $V_{BAT}$ | 2.5 | - | 5.5 | ٧ | | | | | | | | | Power Ground | V <sub>SS</sub><br>AV <sub>SS</sub> | -0.3 | 0 | 0.3 | ٧ | | | | | | | | | LDO Output Voltage | $V_{LDO}$ | 1.62 | 1.8 | 1.98 | ٧ | V <sub>DD</sub> ≥ 2.5V | | | | | | | | Band-gap Voltage | $V_{BG}$ | 1.21 | - | 1.29 | V | V <sub>DD</sub> = 2.5 V | ~ 5.5 V, T <sub>A</sub> | = -40°C~105 | 5°C | | | | | Allowed voltage<br>difference for V <sub>DD</sub><br>and AV <sub>DD</sub> | V <sub>DD</sub> -<br>AV <sub>DD</sub> | -0.3 | - | 0.3 | ٧ | | | | | | | | | Operating Current | | | | | | $V_{DD}$ | HXT | HIRC | PLL | All digital module | | | | Normal Run Mode<br>at 72 MHz | I <sub>DD1</sub> | | 24 | | mA | 5.5V | 12 MHz | Х | V | V | | | | while(1){} executed | I <sub>DD2</sub> | | 16 | | mA | 5.5V | 12 MHz | Х | V | Х | | | | from flash<br>V <sub>LDO</sub> =1.8 V | I <sub>DD3</sub> | | 22.5 | | mA | 3.3V | 12 MHz | Х | V | V | | | | VLBO =1.0 V | I <sub>DD4</sub> | | 14.5 | | mA | 3.3V | 12 MHz | Х | V | Х | | | | Operating Current | I <sub>DD5</sub> | | 18 | | mA | 5.5V | 12 MHz | Х | V | V | | | | Normal Run Mode | I <sub>DD6</sub> | | 12.5 | | mA | 5.5V | 12 MHz | Х | V | Х | | | | at 50 MHz<br>while(1){} executed | I <sub>DD7</sub> | | 16.5 | | mA | 3.3V | 12 MHz | Х | V | V | | | | from flash<br>V <sub>LDO</sub> =1.8 V | I <sub>DD8</sub> | | 11 | | mA | 3.3V | 12 MHz | Х | V | Х | | | | Operating Current | I <sub>DD9</sub> | - | 9 | - | mA | 5.5V | Х | V | Х | V | | | | Normal Run Mode | I <sub>DD10</sub> | - | 4.5 | - | mA | 5.5V | Х | V | Х | Х | | | | at 22.1184 MHz<br>while(1){} executed | I <sub>DD11</sub> | - | 9 | - | mA | 3.3V | Х | V | Х | V | | | | from flash<br>VLDO =1.8 V | I <sub>DD12</sub> | - | 4.5 | - | mA | 3.3V | Х | V | Х | Х | | | | Operating Current | I <sub>DD13</sub> | | 5.5 | | mA | 5.5V | 12 MHz | Х | Х | V | | | | Normal Run Mode<br>at 12 MHz | I <sub>DD14</sub> | | 4.5 | | mA | 5.5V | 12 MHz | Х | Х | Х | | | | while(1){} executed from flash | I <sub>DD15</sub> | | 4 | | mA | 3.3V | 12 MHz | Х | Х | V | | | | V <sub>LDO</sub> =1.8 V | I <sub>DD16</sub> | | 3 | | mA | 3.3V | 12 MHz | Х | Х | Х | | | | Operating Current | I <sub>DD17</sub> | | 3 | | mA | 5.5V | 4 MHz | Х | Х | V | | | | | 2)/11 | SPECIFICATION | | | TEST SOMBITIONS | | | | | | |----------------------------------------------------------------------------------------|---------------------|---------------|------|------|-----------------|----------|--------------|-------------|-----|-----------------------| | PARAMETER | SYM. | MIN. | TYP. | MAX. | UNIT | | TES | ST CONDITIO | ONS | | | Normal Run Mode | I <sub>DD18</sub> | | 2.5 | | mA | 5.5V | 4 MHz | Х | Х | Х | | at 4 MHz<br>while(1){} executed | I <sub>DD19</sub> | | 1.7 | | mA | 3.3V | 4 MHz | Х | Х | V | | from flash<br>V <sub>LDO</sub> =1.8 V | I <sub>DD20</sub> | | 1.3 | | mA | 3.3V | 4 MHz | Х | Х | Х | | | I <sub>DD21</sub> | | 133 | | uA | $V_{DD}$ | LXT<br>(kHz) | HIRC | PLL | All digital modules | | Operating Current<br>HCLK = 32.768 kHz | | | | | | 5.5V | 32.768 | X | Χ | V | | while(1){} | I <sub>DD22</sub> | | 130 | | uA | 5.5V | 32.768 | Х | Х | Х | | executed from flash | I <sub>DD23</sub> | | 119 | | uA | 3.3V | 32.768 | Х | Х | V | | | I <sub>DD24</sub> | | 116 | | uA | 3.3V | 32.768 | Х | Х | Х | | Operating Current Normal Run Mode at 10 kHz while(1){} executed from flash VLDO =1.8 V | I <sub>DD25</sub> | | 127 | | μА | $V_{DD}$ | HXT/LXT | LIRC (kHz) | PLL | All digital<br>module | | | | | | | · | 5.5V | Х | 10 | Χ | V | | | I <sub>DD26</sub> | | 126 | | μА | 5.5V | Х | 10 | Х | Х | | | I <sub>DD27</sub> | | 113 | | μА | 3.3V | Х | 10 | Х | V | | VLDO =1.0 V | I <sub>DD28</sub> | | 112 | | μА | 3.3V | Х | 10 | Х | Х | | | I <sub>IDLE1</sub> | | 17 | | mA | $V_{DD}$ | HXT | HIRC | PLL | All digital module | | Operating Current Idle Mode | | | | | | 5.5V | 12 MHz | Х | V | V | | at 72 MHz | I <sub>IDLE2</sub> | | 9 | | mA | 5.5V | 12 MHz | Х | V | Х | | VLDO =1.8 V | I <sub>IDLE3</sub> | | 15.5 | | mA | 3.3V | 12 MHz | Х | V | V | | | I <sub>IDLE4</sub> | | 7.5 | | mA | 3.3V | 12 MHz | Х | V | Х | | Operating Current | I <sub>IDLE5</sub> | | 13 | | mA | 5.5V | X | V | X | X | | Idle Mode | I <sub>IDLE6</sub> | | 7.5 | | mA | 5.5V | X | V | X | Х | | at 50 MHz | I <sub>IDLE7</sub> | | 11.5 | | mA | 3.3V | Х | V | Х | V | | VLDO =1.8 V | I <sub>IDLE8</sub> | | 6 | | mA | 3.3V | X | V | Х | Х | | Operating Current | I <sub>IDLE9</sub> | ı | 6.5 | - | mA | 5.5V | X | V | Х | Х | | Idle Mode | I <sub>IDLE10</sub> | ı | 2 | - | mA | 5.5V | X | V | X | X | | at 22.1184 MHz | I <sub>IDLE11</sub> | ı | 6.5 | - | mA | 3.3V | Х | V | Х | V | | VLDO =1.8 V | I <sub>IDLE12</sub> | i | 2 | - | mA | 3.3V | Х | V | Х | Х | | | I <sub>IDLE13</sub> | | 4.3 | | mA | 5.5V | 12 MHz | Х | Х | V | | Operating Current Idle Mode | I <sub>IDLE14</sub> | | 3 | | mA | 5.5V | 12 MHz | Х | Х | Х | | at 12 MHz | I <sub>IDLE15</sub> | | 2.9 | | mA | 3.3V | 12 MHz | Х | Х | V | | V <sub>LDO</sub> =1.8 V | I <sub>IDLE16</sub> | | 1.6 | | mA | 3.3V | 12 MHz | Х | Х | Х | nuvoTon | | 0)/14 | ; | SPECIFIC | ATION | | TEST CONDITIONS | | | | | |--------------------------------------------------------------------------|---------------------|------|----------|-------|------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------------------------|------------|---------------------| | PARAMETER | SYM. | MIN. | TYP. | MAX. | UNIT | | TES | ST CONDITIO | ONS | | | | I <sub>IDLE17</sub> | | 2.6 | | mA | 5.5V | 4 MHz | Х | Х | V | | Operating Current Idle Mode | I <sub>IDLE18</sub> | | 2.2 | | mA | 5.5V | 4 MHz | Х | Х | Х | | at 4 MHz | I <sub>IDLE19</sub> | | 1.4 | | mA | 3.3V | 4 MHz | Х | Х | V | | V <sub>LDO</sub> =1.8 V | I <sub>IDLE20</sub> | | 0.9 | | mA | 3.3V | 4 MHz | Х | Х | Х | | | I <sub>IDLE21</sub> | | 130 | | μΑ | $V_{DD}$ | LXT<br>(kHz) | HIRC | PLL | All digital modules | | Operating Current | | | | | | 5.5V | 32.768 | Х | Х | V | | Idle Mode<br>at 32.768 kHz | I <sub>IDLE22</sub> | | 126 | | μА | 5.5V | 32.768 | Х | Х | Х | | | I <sub>IDLE23</sub> | | 116 | | μΑ | 3.3V | 32.768 | Х | Х | V | | | I <sub>IDLE24</sub> | | 113 | | μА | 3.3V | 32.768 | Х | Х | Х | | | I <sub>IDLE25</sub> | | 126 | | μΑ | $V_{DD}$ | HXT/LXT | LIRC (kHz) | PLL | All digital module | | Operating Current | | | | | | 5.5V | Х | 10 | Χ | V | | Idle Mode | I <sub>IDLE26</sub> | | 125 | | μА | 5.5V | Х | 10 | Х | X | | at 10 kHz | I <sub>IDLE27</sub> | | 112 | | μА | 3.3V | Х | 10 | Х | V | | | I <sub>IDLE28</sub> | | 111 | | μА | 3.3V | Х | 10 | Х | Х | | | I <sub>PWD1</sub> | | 13 | | μΑ | $V_{DD}$ | HXT/HIRC<br>PLL | LXT (kHz) | RTC | RAM<br>retension | | Standby Current Power-down Mode | | | | | | 5.5V | Х | Х | Х | V | | (Deep Sleep Mode) | I <sub>PWD2</sub> | | 15 | | μА | 5.5V | Х | 32.768 | ٧ | V | | V <sub>LDO</sub> =1.6 V | I <sub>PWD3</sub> | | 11 | | μА | 3.3V | Х | Х | Х | V | | | I <sub>PWD4</sub> | | 13 | | μА | 3.3V | Х | 32.768 | <b>V</b> | V | | RTC Operating | | | 2 | | μА | V <sub>BAT</sub> = 5.0 oscillator (I<br>OFF. | V, 32.768 kH<br>LXT), RTC C | Iz external lo<br>NN and V <sub>DD</sub> /A | w speed cr | ystal<br>domain | | Current | I <sub>VBAT</sub> | | 2 | | μА | $V_{BAT}$ = 3.0 V, 32.768 kHz external low speed crystal oscillator (LXT), RTC ON and $V_{DD}/AV_{DD}$ power domain OFF. | | | | | | Input Current PA,<br>PB, PC, PD, PE, PF<br>(Quasi-bidirectional<br>mode) | I <sub>IN1</sub> | | -67 | -75 | μА | $V_{DD} = V_{BAT} = 5.5V$ , $V_{IN} = 0V$ or $V_{IN} = V_{DD}$ | | | | | | Input Leakage<br>Current PA, PB, PC,<br>PD, PE, PF | I <sub>LK</sub> | -1 | - | +1 | μА | | = 5.5V, 0 <v<sub>II<br/>or input only</v<sub> | | | | | DADAMETED | CVM | SPECIFICATION | | | | TEST COMPITIONS | |----------------------------------------------------------------------------|--------------------------------|---------------------------|------|-------------------------|------|-----------------------------------------| | PARAMETER | SYM. | MIN. | TYP. | MAX. | UNIT | TEST CONDITIONS | | Logic 1 to 0<br>Transition Current<br>PA~PF (Quasi-<br>bidirectional mode) | I <sub>TL</sub> <sup>[3]</sup> | | -610 | -650 | μΑ | $V_{DD} = 5.5V, V_{IN}=2.0V$ | | Input Low Voltage<br>PA, PB, PC, PD, PE, | $V_{IL1}$ | -0.3 | - | 0.8 | V | $V_{DD} = V_{BAT} = 4.5 \text{ V}$ | | PF (TTL input) | V IL1 | -0.3 | = | 0.6 | | $V_{DD} = V_{BAT} = 2.5 \text{ V}$ | | Input High Voltage<br>PA, PB, PC, PD, PE, | $V_{IH1}$ | 2.0 | - | V <sub>DD</sub><br>+0.2 | V | $V_{DD} = V_{BAT} = 5.5V$ | | PF (TTL input) | - 1111 | 1.5 | - | V <sub>DD</sub><br>+0.2 | , | $V_{DD} = V_{BAT} = 3.0V$ | | Input Low Voltage<br>XT1_IN <sup>[*2]</sup> | $V_{IL3}$ | 0 | - | 0.8 | V | $V_{DD} = V_{BAT} = 4.5V$ | | X11_IN <sup>1-3</sup> | 120 | 0 | - | 0.4 | | $V_{DD} = V_{BAT} = 3.0V$ | | Input High Voltage | $V_{IH3}$ | 3.5 | - | V <sub>DD</sub><br>+0.3 | V | $V_{DD} = V_{BAT} = 5.5V$ | | XT1_IN <sup>[*2]</sup> | V Ins | 2.4 | - | V <sub>DD</sub><br>+0.3 | | $V_{DD} = V_{BAT} = 3.0V$ | | X32 Output Pin | $V_{\text{XOUT}}$ | 0.6 | | 0.9 | V | | | Input Low Voltage<br>X32I[*4] | $V_{\text{IL4}}$ | 0 | - | V <sub>XOUT</sub> - 0.3 | ٧ | | | Input High Voltage<br>X32I[*4] | $V_{\text{IH4}}$ | V <sub>XOUT</sub><br>+0.3 | | 1.8 | ٧ | | | Negative going<br>threshold<br>(Schmitt input),<br>nRESET | V <sub>ILS</sub> | -0.3 | - | 0.2V <sub>DD</sub> | V | | | Positive going threshold (Schmitt input), nRESET | V <sub>IHS</sub> | 0.7 V <sub>DD</sub> | - | V <sub>DD</sub><br>+0.3 | V | | | Internal nRESET pin pull up resistor | R <sub>RST</sub> | 40 | | 150 | kΩ | | | Negative going threshold (Schmitt input), | $V_{\text{ILS}}$ | -0.3 | - | 0.3<br>V <sub>DD</sub> | V | | | Positive going threshold (Schmitt input), | V <sub>IHS</sub> | 0.7 V <sub>DD</sub> | - | V <sub>DD</sub><br>+0.3 | V | | | Source Current PA, | I <sub>SR11</sub> | -300 | -400 | | μА | $V_{DD} = V_{BAT} = 4.5V, V_{S} = 2.4V$ | | PB, PC, PD, PE, PF<br>(Quasi-bidirectional | I <sub>SR12</sub> | -50 | -80 | | μА | $V_{DD} = V_{BAT} = 2.7V, V_{S} = 2.2V$ | | Mode) | I <sub>SR12</sub> | -40 | -73 | | μА | $V_{DD} = V_{BAT} = 2.5V, V_{S} = 2.0V$ | | Source Current PA, | I <sub>SR21</sub> | -30 | -65 | | mA | $V_{DD} = V_{BAT} = 4.5V, V_{S} = 2.4V$ | | PB, PC, PD, PE, PF<br>(Push-pull Mode) | I <sub>SR22</sub> | -3 | -5.2 | | mA | $V_{DD} = V_{BAT} = 2.7V, V_{S} = 2.2V$ | | PARAMETER | SYM. | SPECIFICATION | | | | TEST CONDITIONS | | | |----------------------------------------|-------------------|---------------|------|------|------|------------------------------------------|--|--| | FARAWIETER | | MIN. | TYP. | MAX. | UNIT | TEST CONDITIONS | | | | | I <sub>SR22</sub> | -2.5 | -5 | | mA | $V_{DD} = V_{BAT} = 2.5V, V_{S} = 2.0V$ | | | | Sink Current PA, PB, | I <sub>SK1</sub> | 9 | 13 | | mA | $V_{DD} = V_{BAT} = 4.5V, V_{S} = 0.45V$ | | | | PC, PD, PE, PF<br>(Quasi-bidirectional | I <sub>SK1</sub> | 6 | 9 | | mA | $V_{DD} = V_{BAT} = 2.7V, V_{S} = 0.45V$ | | | | and Push-pull Mode) | I <sub>SK1</sub> | 4 | 8 | | mA | $V_{DD} = V_{BAT} = 2.5V, V_{S} = 0.45V$ | | | ## Note: - 1. nRESET pin is a Schmitt trigger input. - 2. XT1\_IN is a CMOS input. - 3. Pins of PA, PB, PC, PD, PE and PF can source a transition current when they are being externally driven from 1 to 0. In the condition of $V_{DD} = 5.5 \text{ V}$ , the transition current reaches its maximum value when $V_{IN}$ approximates to 2 V. - 4. If X32I is as external clock input, the input high voltage should be lower than 1.8V to avoid chip damage. # 7.3 AC Electrical Characteristics # 7.3.1 External 4~24 MHz High Speed Oscillator Note: Duty cycle is 50%. | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |-------------------|-----------------|-----|-----|-----|------|----------------| | t <sub>CHCX</sub> | Clock High Time | 10 | = | = | ns | - | | t <sub>CLCX</sub> | Clock Low Time | 10 | = | = | ns | - | | t <sub>CLCH</sub> | Clock Rise Time | 2 | = | 15 | ns | - | | t <sub>CHCL</sub> | Clock Fall Time | 2 | = | 15 | ns | - | # 7.3.2 External 4~24 MHz High Speed Crystal | Symbol | Parameter | Min. | Тур. | Max | Unit | Test Conditions | |------------------|-------------------|------|------|-----|------------|-------------------------| | $V_{HXT}$ | Operation Voltage | 2.5 | - | 5.5 | V | - | | T <sub>A</sub> | Temperature | -40 | - | 105 | $^{\circ}$ | - | | I <sub>HXT</sub> | Operating Current | ı | 2 | ı | mA | 12 MHz, $V_{DD} = 5.5V$ | | | | - | 0.8 | - | mA | 12 MHz, $V_{DD} = 3.3V$ | | $f_{HXT}$ | Clock Frequency | 4 | - | 24 | MHz | - | # 7.3.2.1 Typical Crystal Application Circuits | CRYSTAL | C1 | C2 | R | |----------------|---------|---------|---------| | 4 MHz ~ 24 MHz | 10~20pF | 10~20pF | without | # 7.3.3 32.768 kHz External Low Speed Crystal Oscillator (LXT) | PARAMETER | CONDITION | MIN. | TYP. | MAX. | UNIT | |-----------------------------------|----------------------------------|------|--------|------|--------------| | Operation Voltage V <sub>DD</sub> | - | 2.5 | = | 5.5 | ٧ | | Operation Temperature | - | -40 | = | 105 | $^{\circ}$ C | | Operation Current | 32.768KHz at V <sub>DD</sub> =5V | | 1.6 | | μА | | Clock Frequency | External crystal | = | 32.768 | = | kHz | # 7.3.3.1 Typical Crystal Application Circuits nuvoton | CRYSTAL | <b>C</b> <sub>1</sub> | $C_2$ | |------------|-----------------------|----------| | 32.768 kHz | 10~20 pF | 10~20 pF | Figure 7.3-2 Typical Crystal Application Circuit # 7.3.4 Internal 22.1184 MHz High Speed Oscillator nuvoTon | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |------------------|---------------------------------------------|------|---------|------|------|------------------------------------------------------------------------------------------------------| | $V_{HRC}$ | Supply Voltage | 1.62 | 1.8 | 1.98 | ٧ | - | | f <sub>HRC</sub> | Center Frequency | = | 22.1184 | | MHz | - | | | Calibrated Internal<br>Oscillator Frequency | -1 | - | +1 | % | $T_A = 25 \degree C$<br>$V_{DD} = 5 \text{ V}$ | | | | -3 | - | +3 | % | $T_A = -40 ^{\circ}\text{C} \sim 105 ^{\circ}\text{C}$<br>$V_{DD} = 2.5 \text{V} \sim 5 .5 \text{V}$ | | I <sub>HRC</sub> | Operating Current | - | 1200 | = | μA | T <sub>A</sub> = 25 °C ,V <sub>DD</sub> = 5 V | # 7.3.5 Internal 48 MHz High Speed Oscillator | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |------------------|---------------------------------------------|------|-----|------|------|-----------------------------------------------------------------------------------------------------| | $V_{HRC}$ | Supply Voltage | 1.62 | 1.8 | 1.98 | ٧ | - | | f <sub>HRC</sub> | Center Frequency | - | 48 | | MHz | - | | | Calibrated Internal<br>Oscillator Frequency | -1 | - | +1 | % | $T_A = 25 ^{\circ}\mathbb{C}$ $V_{DD} = 5 ^{\circ}\mathbb{V}$ | | | | -2 | - | +2 | % | $T_A = -40 ^{\circ}\text{C} \sim 105 ^{\circ}\text{C}$<br>$V_{DD} = 2.5 \text{V} \sim 5.5 \text{V}$ | | I <sub>HRC</sub> | Operating Current | - | 640 | - | μΑ | T <sub>A</sub> = 25 °C ,V <sub>DD</sub> = 5 V | # 7.3.6 Internal 10 kHz Low Speed Oscillator | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |------------------|----------------------|-----|-----|-----|----------|-----------------------------------------------------------------------------------------------------| | $V_{LRC}$ | Supply Voltage | 2.5 | - | 5.5 | <b>V</b> | - | | f <sub>LRC</sub> | Center Frequency | - | 10 | - | kHz | - | | | Oscillator Frequency | -10 | - | +10 | % | $V_{DD} = 2.5 \text{ V} \sim 5.5 \text{ V}$ $T_A = 25^{\circ}\text{C}$ | | | | -50 | - | +50 | % | $V_{DD} = 2.5 \text{ V} \sim 5.5 \text{ V}$ $T_A = -40 ^{\circ}\text{C} \sim +105 ^{\circ}\text{C}$ | # 7.3.7 PLL characteristics | Symbol | Para<br>meter | Conditions | Min | Тур | Max | Unit | |----------------------|-----------------------------|---------------------|-----|-----|-----|------| | f <sub>PLL_IN</sub> | PLL input clock | | 4 | | 24 | MHz | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | | 50 | | 500 | MHz | | T <sub>s</sub> | PLL stable time[*1] | | 100 | | 200 | μs | | Jitter | Cycle-to-cycle Jitter[*2] | Peak to peak @ 480M | | 200 | 350 | ps | **Note:** Guaranteed by characterization and design results, not tested in production. ## 7.4 Analog Characteristics ## 7.4.1 12-bit SARADC Specification | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |-------------------|----------------------------------------------------|-----|------------|---------|--------------------|------------------------| | _ | Resolution | | 12 | | Bit | - | | DNL | Differential Nonlinearity Error | - | - | ±3 | LSB | - | | INL | Integral Nonlinearity Error | - | - | ±4 | LSB | - | | Eo | Offset Error | - | 3 | - | LSB | - | | E <sub>G</sub> | Gain Error (Transfer Gain) | - | -2 | - | LSB | - | | E <sub>A</sub> | Absolute Error | - | - 4 - | | LSB | - | | _ | Monotonic | | Guaranteed | | | - | | F <sub>ADC</sub> | ADC Clock Frequency | - | - | 21 | MHz | | | Fs | Sample Rate (F <sub>ADC</sub> /T <sub>CONV</sub> ) | - | - | 1000 | kSPS | | | T <sub>ACQ</sub> | Acquisition Time (Sample Stage) | | 2~9 | | 1/F <sub>ADC</sub> | - | | T <sub>CONV</sub> | Total Conversion Time | | 16~23 | | 1/F <sub>ADC</sub> | - | | $AV_DD$ | Supply Voltage | 2.5 | - | 5.5 | V | - | | I <sub>DDA</sub> | Supply Current (Avg.) | - | 2.8 | - | mA | AV <sub>DD</sub> = 5 V | | V <sub>IN</sub> | Analog Input Voltage | 0 | - | $AV_DD$ | V | - | | C <sub>IN</sub> | Input Capacitance | - | 6 | - | pF | - | | R <sub>IN</sub> | Input Load | - | 6.5 | - | kΩ | - | **Note:** The condition is that the error in a conversion started after ADC enable is less than $\pm 0.5$ LSB. The reference and input signal are already settled. Note: The INL is the peak difference between the transition point of the steps of the calibrated transfer curve and the ideal transfer curve. A calibrated transfer curve means it has calibrated the offset and gain error from the actual transfer curve. #### 7.4.2 LDO and Power Management | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |----------------|-----------------|------|-----|------|------------------------|----------------| | $V_{DD}$ | DC Power Supply | 2.5 | - | 5.5 | V | - | | $V_{LDO}$ | Output Voltage | 1.62 | 1.8 | 1.98 | V | - | | T <sub>A</sub> | Temperature | -40 | 25 | 105 | $^{\circ}\!\mathbb{C}$ | | #### Note: - 1. It is recommended that a 0.1 uF or higher capacitor is connected between V<sub>DD</sub> and the closest V<sub>SS</sub> pin of the device. - 2. To ensure power stability, a 1uF or higher capacitor must be connected between LDO pin and the closest Vss pin of the device. ## 7.4.3 Low Voltage Reset Specification | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |------------------|-------------------|------|------|------|--------------|-------------------------| | $V_{DD}$ | Supply Voltage | 0 | | 5.5 | V | - | | T <sub>A</sub> | Temperature | -40 | 25 | 105 | $^{\circ}$ C | - | | I <sub>LVR</sub> | Quiescent Current | - | 1 | 5 | μΑ | V <sub>DD</sub> = 5.5 V | | | Threshold Voltage | 1.90 | 2.00 | 2.10 | V | TA = 25 °C | | $V_{LVR}$ | | 1.70 | 1.90 | 2.10 | V | TA = -40 °C | | | | 2.00 | 2.20 | 2.45 | V | TA = 105 °C | ## 7.4.4 Brown-out Detector Specification | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |------------------|-------------------------------------|------|------|------|----------------------|--------------------------| | AV <sub>DD</sub> | Supply Voltage | 0 | - | 5.5 | V | - | | T <sub>A</sub> | Temperature | -40 | 25 | 105 | $^{\circ}\mathbb{C}$ | - | | I <sub>BOD</sub> | Quiescent Current | - | - | 140 | μΑ | AV <sub>DD</sub> = 5.5 V | | | | 4.2 | 4.4 | 4.6 | V | BOV_VL [1:0] = 11 | | V | Brown-out Voltage<br>(Falling edge) | 3.5 | 3.7 | 3.9 | V | BOV_VL [1:0] = 10 | | $V_{BOD}$ | | 2.55 | 2.7 | 2.85 | V | BOV_VL [1:0] = 01 | | | | 2.05 | 2.2 | 2.35 | V | BOV_VL [1:0] = 00 | | | | 4.3 | 4.5 | 4.7 | V | BOV_VL [1:0] = 11 | | W | Brown-out Voltage | 3.6 | 3.8 | 4.0 | V | BOV_VL [1:0] = 10 | | $V_{BOD}$ | (Rising edge) | 2.6 | 2.75 | 2.9 | V | BOV_VL [1:0] = 01 | | | | 2.1 | 2.25 | 2.4 | V | BOV_VL [1:0] = 00 | ## 7.4.5 Power-on Reset Specification | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |-------------------|-------------------------------------------------------------------------|-------|-----|-----|------------|----------------| | T <sub>A</sub> | Temperature | -40 | 25 | 105 | $^{\circ}$ | - | | $V_{POR}$ | Reset Voltage | 1.6 | 2 | 2.4 | V | - | | V <sub>POR</sub> | V <sub>DD</sub> Start Voltage to Ensure<br>Power-on Reset | - | - | 100 | mV | | | RR <sub>VDD</sub> | V <sub>DD</sub> Raising Rate to Ensure<br>Power-on Reset | 0.025 | - | - | V/ms | | | t <sub>POR</sub> | Minimum Time for V <sub>DD</sub> Stays at VPOR to Ensure Power-on Reset | 0.5 | - | - | ms | | **Note:** Guaranteed by characterization results, not tested in production. Figure 7.4-1 Power-up Ramp Condition #### **Temperature Sensor** 7.4.6 | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |-------------------|---------------------|-------|--------|-------|--------------|-----------------------| | T <sub>A</sub> | Temperature | -40 | - | 105 | $^{\circ}$ C | | | I <sub>TEMP</sub> | Current Consumption | - | 16 | - | μΑ | | | - | Gain | -1.55 | -1.672 | -1.75 | mV/°C | | | - | Offset | 735 | 748 | 755 | mV | T <sub>A</sub> = 0 °C | #### Note: - 1. Guaranteed by design, not tested in production. 2. $V_{TEMP}$ (mV) = $T_c$ (mV/°C) x Temperature (°C) + $V_{os}$ (mV) #### 7.4.7 USB PHY ### 7.4.7.1 Low-/full-Speed DC Electrical Specifications | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |------------------|-----------------------------------|-------|------|-------|------|--------------------------------| | V <sub>IH</sub> | Input High (driven) | 2.0 | - | | V | - | | $V_{IL}$ | Input Low | - | - | 0.8 | V | - | | V <sub>DI</sub> | Differential Input Sensitivity | 0.2 | - | | V | PADP-PADM | | $V_{CM}$ | Differential<br>Common-mode Range | 0.8 | - | 2.5 | V | Includes V <sub>DI</sub> range | | V <sub>SE</sub> | Single-ended Receiver Threshold | 0.8 | - | 2.0 | V | - | | | Receiver Hysteresis | - | 200 | | mV | - | | V <sub>OL</sub> | Output Low (driven) | 0 | - | 0.3 | V | - | | V <sub>OH</sub> | Output High (driven) | 2.8 | - | 3.6 | V | - | | V <sub>CRS</sub> | Output Signal Cross Voltage | 1.3 | - | 2.0 | V | - | | R <sub>PU</sub> | Pull-up Resistor | 1.425 | - | 1.575 | kΩ | - | | $Z_{DRV}$ | Driver Output Resistance | - | 10 | - | Ω | Steady state drive* | | C <sub>IN</sub> | Transceiver Capacitance | - | - | 20 | pF | Pin to GND | <sup>\*</sup>Driver output resistance doesn't include series resistor resistance. ### 7.4.7.2 USB Full-Speed Driver Electrical Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |-------------------|-----------------------------|------|------|--------|------|--------------------------| | $T_FR$ | Rise Time | 4 | - | 20 | ns | C <sub>L</sub> =50p | | T <sub>FF</sub> | Fall Time | 4 | - | 20 | ns | C <sub>L</sub> =50p | | T <sub>FRFF</sub> | Rise and Fall Time Matching | 90 | - | 111.11 | % | $T_{FRFF}=T_{FR}/T_{FF}$ | ### 7.4.7.3 USB LDO Specification | Symbol | Parameter | Min. | Тур. | Max. | Unit | Test Conditions | |------------------|---------------------------|------|------|------|------|-----------------| | V <sub>BUS</sub> | VBUS Pin Input Voltage | 4.0 | 5.0 | 5.5 | V | - | | $V_{DD33}$ | LDO Output Voltage | 2.97 | 3.3 | 3.63 | V | - | | $C_{bp}$ | External Bypass Capacitor | - | 1.0 | - | uF | - | ### 7.5 Flash DC Electrical Characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |--------------------|-----------------|--------|-----|------|-----------------------|-----------------------| | $V_{FLA}^{[2]}$ | Supply Voltage | 1.62 | 1.8 | 1.98 | V | - | | N <sub>ENDUR</sub> | Endurance | 20,000 | - | | cycles <sup>[1]</sup> | - | | _ | Data Datautian | 100 | - | - | year | T <sub>A</sub> = 25°℃ | | T <sub>RET</sub> | Data Retention | 10 | | | year | T <sub>A</sub> = 85°℃ | | T <sub>ERASE</sub> | Page Erase Time | 20 | | - | ms | - | | T <sub>MER</sub> | Mass Erase Time | 100 | | | ms | | | $T_{PROG}$ | Program Time | 60 | | - | us | - | | I <sub>DD1</sub> | Read Current | - | TBD | - | mA | - | | I <sub>DD2</sub> | Program Current | - | TBD | - | mA | - | | I <sub>DD3</sub> | Erase Current | - | TBD | - | mA | - | #### Note: - Number of program/erase cycles. VFLA is source from chip LDO output voltage. # 7.6 I<sup>2</sup>C Dynamic Characteristics | Symbol | Parameter | Standard | I Mode <sup>[1][2]</sup> | Fast M | | | |----------------------|-------------------------------------|--------------------|--------------------------|--------------------|--------------------|------| | | | Min. | Max. | Min. | Max. | Unit | | t <sub>LOW</sub> | SCL low period | 4.7 | - | 1.2 | - | uS | | t <sub>HIGH</sub> | SCL high period | 4 | - | 0.6 | - | uS | | t <sub>SU; STA</sub> | Repeated START condition setup time | 4.7 | - | 1.2 | - | uS | | t <sub>HD; STA</sub> | START condition hold time | 4 | - | 0.6 | - | uS | | t <sub>SU; STO</sub> | STOP condition setup time | 4 | - | 0.6 | - | uS | | t <sub>BUF</sub> | Bus free time | 4.7 <sup>[3]</sup> | - | 1.2 <sup>[3]</sup> | - | uS | | t <sub>SU;DAT</sub> | Data setup time | 250 | - | 100 | - | nS | | t <sub>HD;DAT</sub> | Data hold time | 0 <sup>[4]</sup> | 3.45 <sup>[5]</sup> | O <sup>[4]</sup> | 0.8 <sup>[5]</sup> | uS | | t <sub>r</sub> | SCL/SDA rise time | - | 1000 | 20+0.1Cb | 300 | nS | | t <sub>f</sub> | SCL/SDA fall time | - | 300 | - | 300 | nS | | Сь | Capacitive load for each bus line | | 400 | - | 400 | pF | #### Note: - 1. Guaranteed by design, not tested in production. - 2. HCLK must be higher than 2 MHz to achieve the maximum standard mode I<sup>2</sup>C frequency. It must be higher than 8 MHz to achieve the maximum fast mode I<sup>2</sup>C frequency. - 3. I<sup>2</sup>C controller must be retriggered immediately at slave mode after receiving STOP condition. - 4. The device must internally provide a hold time of at least 300 ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL. - 5. The maximum hold time of the Start condition has only to be met if the interface does not stretch the low period of SCL signal. Figure 7.6-1 I<sup>2</sup>C Timing Diagram ## 7.7 SPI Dynamic Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-----------------|--------------------------------------|----------------------------|------------|------|------| | | SPI Master Mode (V <sub>DD</sub> = 4 | .5 V ~ 5.5 V, 0 pF loading | g Capacito | or) | | | t <sub>DS</sub> | Data setup time | 0 | - | - | ns | | t <sub>DH</sub> | Data hold time | 4 | - | - | ns | | t <sub>V</sub> | Data output valid time | - | 1 | 2 | ns | | | SPI Master Mode (V <sub>DD</sub> = 3 | .0 V ~ 3.6 V, 0 pF loadin | g Capacito | or) | | | t <sub>DS</sub> | Data setup time | 0 | - | - | ns | | t <sub>DH</sub> | Data hold time | 4.5 | - | - | ns | | t <sub>V</sub> | Data output valid time | - | 2 | 4 | ns | | | SPI Slave Mode (V <sub>DD</sub> = 4. | 5 V ~ 5.5 V, 0 pF loading | Capacito | r) | | | t <sub>DS</sub> | Data setup time | 0 | - | - | ns | | t <sub>DH</sub> | Data hold time | 3.5 | - | - | ns | | t <sub>V</sub> | Data output valid time | - | 16 | 22 | ns | | | SPI Slave Mode (V <sub>DD</sub> = 3. | 0 V ~ 3.6 V, 0 pF loading | Capacito | r) | | | t <sub>DS</sub> | Data setup time | 0 | - | - | ns | | t <sub>DH</sub> | Data hold time | 4.5 | - | - | ns | | t <sub>V</sub> | Data output valid time | - | 18 | 24 | ns | Figure 7.7-1 SPI Master Mode Timing Diagram Figure 7.7-2 SPI Slave Mode Timing Diagram #### 8 APPLICATION CIRCUIT **Note 1**: For the SPI device, the chip supply voltage must be equal to SPI device working voltage. For example, when the SPI Flash working voltage is 3.3 V, the chip supply voltage must also be 3.3V. Note 2: It is recommended to use 100 kΩ pull-up resistor on both ICE\_DAT and ICE\_CLK pin. **Note 3:** It is recommended to use 10 k $\Omega$ pull-up resistor and 10 uF capacitor on nRESET pin. #### 9 PACKAGE DIMENSIONS ### 9.1 64-pin LQFP (7x7x1.4 mm footprint 2.0 mm) # 9.2 48-pin LQFP (7x7x1.4 mm footprint 2.0 mm) ## **10 REVISION HISTORY** | Date | Revision | Description | |------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2018.08.20 | 1.00 | 1. Initial version. | | 2018.12.18 | 1.01 | <ol> <li>Added the part number NUC029KGE in section 4.1 and section 4.2.</li> <li>Modified the application circuit - ICE added pull up resistor in chapter 8.</li> </ol> | | 2019.10.18 | 1.02 | Added the sections of thermal characteristics, EMC characteristics, package moisture sensitivity, and soldering profile in section 7.1. | | 2020.04.09 | 1.03 | <ol> <li>Fixed the description in chapter 7. There is no USB OTG function.</li> <li>Added external circuit recommendation of ICE_DAT, ICE_CLK, and nReset in section 4.4.1 and chapter 7.</li> </ol> | #### **Important Notice** Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage". Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life. All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton. Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this datasheet belong to their respective owners