

# Table of Contents

| 1. | GENERAL DESCRIPTION          | 2  |
|----|------------------------------|----|
| 2. | FEATURES                     | 3  |
| 3. | FAMILY OVERVIEW              | 5  |
| 4. | PIN DESCRIPTION              | 7  |
| 5. | ITEM VS PIN TABLE            | 8  |
| 6. | BLOCK DIAGRAM                | 9  |
| 7. | ELECTRICAL CHARACTERISTICS   | 10 |
|    | 7.1 Absolute Maximum Ratings | 10 |
|    | 7.2 D.C. Characteristics     |    |
|    | 7.3 A.C. Characteristics     | 10 |
| 8. | TYPICAL APPLICATION CIRCUITS | 12 |
| 9. | REVISION HISTORY             | 14 |



#### 1. GENERAL DESCRIPTION

The N567Gxxx is a powerful microcontroller (uC) dedicated to speech and melody synthesis applications. With the help of the embedded 8-bit microprocessor & dedicated H/W, the N567Gxxx can synthesize 4-channel speech+melody simultaneously.

The two channels of synthesized speech can be in different kinds of format, for example ADPCM and MDPCM. The N567Gxxx can provide 4-channel high-quality wavetable melody, which can emulate the characteristics of musical instruments, such as piano and violin. More colorful melody effects are implemented in N567Gxxx series, such as modulation, vibrato, and pitch-bending etc. The output of speech/melody channels are mixed together through the on-chip digital mixer to produce colorful effects. With these hardware resources, the N567Gxxx is very suitable for high-quality and sophisticated scenario applications.

The N567Gxxx provides at most 32 I/O pins, 384 bytes RAM , IR carrier, Serial Interface Management (SIM), and more sophisticated applications, such as interactive toys, cartridge toys and final count down function. 3-pair LED output pins with 64-level control means that numerous combination of RGB colors may result in a versatility of colorful effects. In addition, N567Gxxx also provides PWM mode audio output to save power during playback and Watch Dog Timer to prevent latch-up situation occurring.

The N567Gxxx family contains several items with different playback duration as shown below: (@4-bit NM4 algorithm, 6 KHz sampling rate)

| Item      | N567G030 | N567G041 | N567G080  | N567G120   | N567G160   | N567G200   |
|-----------|----------|----------|-----------|------------|------------|------------|
| *Duration | 34 sec.  | 44 sec.  | 84 sec.   | 124 sec.   | 158 sec.   | 192 sec.   |
| ltom      | NECZCOAO | NECZCOO  | N567G330  | **NEC7C404 | **N567G161 | **N567G201 |
| Item      | N567G240 | N567G280 | N367 G330 | **N567G121 | ""N36/G161 | "N36/G201  |

Note: \*: The duration time is based on 4-bit NM4 at 6 KHz sampling rate. The firmware library and timber library have been excluded from user's ROM space for the duration estimation.

Note: \*\*: N567G121/161/201 are modified from N567G120/160/200 respectively to consist with OTP's pad sequence.

Release Date: Feb. 2014

Version A13



#### 2. FEATURES

- Wide range of operating voltage:
  - 8 MHz @ 3.0 volt ~ 5.5 volt
  - 6 MHz @ 2.4 volt ~ 5.5 volt
- Oscillator
  - Trim function -Build in Rosc and system clock setting: 4MHz, 6MHz or 8MHz by Mask Option
  - X'tal oscillator –Only in N567G240/280/330/041/030 by Mask Option
    - ◆ Add external Crystal 8MHz~16MHz for system clock 4M~8MHz
- Power management:
  - 4 ~ 8 MHz system clocks, with Ring type or crystal type.
  - Stop mode for stopping all IC operations
    - ◆ Status changes of the IP0 and BP0~BP2 pins can wake up the chip
- Provides up to 8 inputs and 24 I/O pins
  - N567G030~201: 24I/O
  - N567G240~330: 8I + 24I/O
- Audio output: 1 speaker outputs, mono effect available
  - DAC: maximum output is 3mA/5mA, (10+3)-bit without Noise Shaping to drive speaker output.
  - PWM: direct drive 12 bit with Noise Shaping to save power consumption.
- F/W speech synthesis:
  - Multiple format parser that supports
    - ◆ New 4-bit MDPCM(NM4), 5-bit MDPCM(MDM), 4-bit MDPCM(MD4), 4-bit ADPCM(APM), 8-bit Log PCM(LP8) algorithm can be used
    - ◆ Pitch shippable ADPCM for voice changer application
  - Dual-sample rate voice synthesis
- F/W Melody synthesis:
  - 6 melody channels that can emulate characteristics of musical instruments
  - Multi-MIDI files simultaneous
  - Multi-MIDI channels dynamic control
  - More MIDI events are supported for colorful melody playback, such as modulation wheel, pitch-bending, pedal, pitch-shift, and vibrato...etc.
- Speech and melody can be playing at the same time
  - 2 channels speech + 2 channels wavetable melody
  - 1 channel speech + 3 channels wavetable melody
  - 4 channels wavetable melody
- Built-in IR carrier generation circuit for simplifying firmware IR application
- Built-in TimerG1 for general purpose applications
- · Harmonized synchronization among MIDI, Speech, LED, and Motor
- Build-in 3-pair LED outputs with 64-level control of brightness in N567G240~330
  - BP00/02/04 are defined as 3 H/W PWM I/O pins. They can be paired with BP01/03/05 respectively by same (or opposite) phase of output waveform
- Built-in Watch-Dog Timer (WDT) and Low Voltage Reset (LVR) by mask option



- Provide Serial Interface Management (SIM) to access the external memory in N567G030~080 and N567G240~330
  - W55F, W551C
  - SPI flash/ROM
- Support PowerScript<sup>™</sup> for developing codes in easy way
- Full-fledged development system
  - Source-level ICE debugger (Assembly & PowerScript<sup>TM</sup> format)
  - Ultra I/O<sup>™</sup> tool for event synchronization mechanism
  - ICE system with USB port
  - User-friendly GUI environment
- Available package form:
  - COB is essential

Release Date: Feb. 2014

- 4 -



# 3. FAMILY OVERVIEW

The characteristics of N567Gxxx series are depicted in Table 1.

| Part                           |                       | or GXXX series are us |                       | N567G120,             | N567G160              |
|--------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| Number                         | N567G030              | N567G041              | N567G080              | /N567G121             | /N567G161             |
| ROM (Byte)                     | 126K                  | 158K                  | 286K                  | 416K                  | 528K                  |
| RAM (Byte)                     | 384                   | 384                   | 384                   | 384                   | 384                   |
| Duration <sup>1</sup>          | 34 sec                | 44 sec                | 84 sec                | 124 sec               | 158 sec               |
| System Clock                   | TRIM/X'tal            | TRIM/X'tal            | TRIM                  | TRIM                  | TRIM                  |
| In : Bid <sup>2</sup>          | 0 : 24                | 0 : 24                | 0 : 24                | 0 : 24                | 0 : 24                |
| Audio Output                   | DAC<br>PWM            | DAC<br>PWM            | DAC<br>PWM            | DAC<br>PWM            | DAC<br>PWM            |
| Speaker                        | 1                     | 1                     | 1                     | 1                     | 1                     |
| Mixer Input                    | 4                     | 4                     | 4                     | 4                     | 4                     |
| Synthesis<br>Algorithm         | MDPCM<br>ADPCM<br>PCM | MDPCM<br>ADPCM<br>PCM | MDPCM<br>ADPCM<br>PCM | MDPCM<br>ADPCM<br>PCM | MDPCM<br>ADPCM<br>PCM |
| IR-Carrier (Tx)                | ✓                     | ✓                     | ✓                     | ✓                     | ✓                     |
| 64-Level Output                | Х                     | Х                     | Х                     | Х                     | Х                     |
| Watch Dog<br>Timer (WDT)       | ✓                     | ✓                     | ✓                     | ✓                     | ✓                     |
| Low Voltage<br>Reset (LVR)     | ✓                     | ✓                     | ✓                     | <b>✓</b>              | ✓                     |
| SIM for SPI<br>Flash Interface | ✓                     | ✓                     | ✓                     | Х                     | Х                     |
| Stop mode                      | ✓                     | ✓                     | ✓                     | ✓                     | ✓                     |
| PowerScript                    | ✓                     | ✓                     | ✓                     | ✓                     | ✓                     |

 $<sup>^{1}</sup>$  The F/W library & program code are excluded from the ROM space for the duration estimate, which is based on 6-KHz sample rate & 4-bit NM4 algorithm.

 $<sup>^{2}\,</sup>$  "In" is the number of input pins; "Bid" is the number of Bi-directional pins.



| Part                           | N567G200              | N567G240              | N567G280              | N567G330              |
|--------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| Number                         | /N567G201             | N307 G240             | N307 G280             | N307 G330             |
| ROM (Byte)                     | 638K                  | 768K                  | 896K                  | 1022K                 |
| RAM (Byte)                     | 384                   | 384                   | 384                   | 384                   |
| Duration                       | 192 sec               | 233 sec               | 272 sec               | 311 sec               |
| System Clock                   | TRIM                  | TRIM/X'tal            | TRIM/X'tal            | TRIM/X'tal            |
| In : Bid                       | 0 :24                 | 8 : 24                | 8 : 24                | 8 : 24                |
| Audio Output                   | DAC<br>PWM            | DAC<br>PWM            | DAC<br>PWM            | DAC<br>PWM            |
| Speaker                        | 1                     | 1                     | 1                     | 1                     |
| Mixer Input                    | 4                     | 4                     | 4                     | 4                     |
| Synthesis Algorithm            | MDPCM<br>ADPCM<br>PCM | MDPCM<br>ADPCM<br>PCM | MDPCM<br>ADPCM<br>PCM | MDPCM<br>ADPCM<br>PCM |
| IR-Carrier (Tx)                | <b>✓</b>              | ✓                     | ✓                     | ✓                     |
| 64-Level Output                | Х                     | *3-Pair               | *3-Pair               | *3-Pair               |
| Watch Dog Timer<br>(WDT)       | <b>✓</b>              | ✓                     | ✓                     | ✓                     |
| Low Voltage Reset<br>(LVR)     | <b>✓</b>              | ✓                     | ✓                     | ✓                     |
| SIM for<br>W55F/W551C          | Х                     | <b>√</b>              | <b>✓</b>              | ✓                     |
| SIM for SPI Flash<br>Interface | Х                     | ✓                     | ✓                     | ✓                     |
| Stop mode                      | ✓                     | ✓                     | ✓                     | ✓                     |
| PowerScript                    | ✓                     | ✓                     | ✓                     | ✓                     |

Note \*:BP00/02/04 are defined as 3 H/W PWM I/O pins. They can be paired with BP01/03/05 respectively by same (or opposite) phase of output waveform

Table 1: N567Gxxx family selection guide



# 4. PIN DESCRIPTION

| PIN NAME  | I/O   | FUNCTION                                                                                                                                                                                                                                                         |
|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| /RESET    | In    | IC reset input with an internal pull-up resistor, low active.                                                                                                                                                                                                    |
| OSCIN     | I     | Main-clock oscillation input for X'tal mode. Build-in ROSC by mask option.                                                                                                                                                                                       |
| OSCOUT    | 0     | Main-clock oscillation output for X'tal.                                                                                                                                                                                                                         |
| IP00~IP07 | ln    | General input port with pull-high selection. Each input pin can be programmed to generate interrupt request and used to release IC from STOP mode. It is provided in N567G240~330 only.                                                                          |
|           |       | General input/output pins. When used as output pin, it can be open—drain or CMOS type and it can sink 25mA for high-current applications. When used as input pin, there may have a pull-high option and generate interrupt request to release IC from STOP mode. |
| BP00~BP07 | I/O   | When BP07 is used as output pin, it can be the IR transmission carrier for IR applications.                                                                                                                                                                      |
|           |       | Only for N567G240/280/330. BP00/02/04 can be set as 3-pin H/W PWM output with 64-level resolution. They can be paired with BP01/03/05 (also H/W PWM output) respectively with same or opposite phase of output waveform.                                         |
| BP10~BP17 |       | General input/output pins. When used as output pin, it can be open–drain or CMOS type. When used as input pin, there may have a pull-high option and generate interrupt request to release IC from STOP mode.                                                    |
|           | I/O   | When serial interface management (SIM) is enabled, and set memory type as W55F/W551C, BP10~12 are used to be an interface with the external memory, W55Fxx or W551Cxxx. If set memory to SPI flash, BP10~13 are used to be an interface.                         |
| BP20~BP27 | I/O   | General input/output pins. When used as output pin, it can be open–drain or CMOS type. When used as input pin, there may have a pull-high option and generate interrupt request to release IC from STOP mode.                                                    |
| PWM+/DAC  | 0     | PWM driver positive output or Current type DAC output                                                                                                                                                                                                            |
| PWM-      | 0     | PWM driver negative output                                                                                                                                                                                                                                       |
| VDD       | Power | Positive power supply for uP and peripherals.                                                                                                                                                                                                                    |
| VSS       | Power | Negative power supply for uP and peripherals.                                                                                                                                                                                                                    |
| VDD_SPK   | Power | Positive power supply for speaker driver.                                                                                                                                                                                                                        |
| VSS_SPK   | Power | Negative power supply for speaker driver.                                                                                                                                                                                                                        |
|           |       | Positive power supply for serial interface Management (SIM) BP10~13                                                                                                                                                                                              |
| VDD_SIM   | Power | Only providing in N567G240~N567G330. For non-SIM application, it should be connect to Vod to keep normal standby current.                                                                                                                                        |
| VDD_OSC   | Power | Positive power supply for oscillator. Only providing in N567G240~N567G330. It must be connected to VDD.                                                                                                                                                          |
| VSS_OSC   | Power | Negative power supply for oscillator. Only providing in N567G240~N567G330. This pad must be connected to VSS.                                                                                                                                                    |



# 5. ITEM VS PIN TABLE

| PIN name    | H030/041  | H080  | H120/160/200 | H240/280/330  | Comment                             |
|-------------|-----------|-------|--------------|---------------|-------------------------------------|
| FINITIALLIE | 11030/041 | 11000 |              | 11240/200/330 | Comment                             |
|             |           |       | H121/161/201 |               |                                     |
| BP00~07     | V         | V     | V            | V             |                                     |
| BP10~17     | V         | V     | V            | V             |                                     |
| BP20~27     | V         | V     | V            | V             |                                     |
| IP00~07     | -         | -     | -            | V             |                                     |
| /RESET      | V         | V     | V            | V             |                                     |
| PWM+/DAC    | V         | V     | V            | V             |                                     |
| PWM-        | V         | V     | V            | V             |                                     |
| OSCIN       | V         | V     | V            | V             |                                     |
| OSCOUT      | V         | -     | -            | V             | Crystal mode                        |
| VDD         | V         | V     | V            | V             |                                     |
| VSS         | V         | V     | V            | V             |                                     |
| VDD_SPK     | V         | V     | V            | V             | Support speaker power               |
| VSS_SPK     | V         | V     | V            | V             |                                     |
| VDD_SIM     | -         | -     | -            | V             | Support BP10~13 SIM interface power |
| VDD_OSC     | -         | -     | -            | V             | Support OSCIN/OUT power             |
| VSS_OSC     | -         | -     | -            | V             |                                     |



## 6. BLOCK DIAGRAM





## 7. ELECTRICAL CHARACTERISTICS

# 7.1 Absolute Maximum Ratings

| PARAMETER                                   | RATING                       | UNIT |
|---------------------------------------------|------------------------------|------|
| Supply Voltage to Ground Potential          | -0.3 to +7.0                 | V    |
| D.C. Voltage on Any Pin to Ground Potential | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Operating Temperature                       | 0 to +70                     | °C   |
| Storage Temperature                         | -55 to +150                  | °C   |

**Note:** Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device.

## 7.2 D.C. Characteristics

 $(V_{DD}-V_{SS} = 4.5 \text{ V}, F_{M} = 8 \text{ MHz}, Ta = 25^{\circ}\text{C}, No Load unless otherwise specified})$ 

| DADAMETED                    | CVM              | TEST COMPITIONS                           |                     | SPEC. |                     | LINUT |
|------------------------------|------------------|-------------------------------------------|---------------------|-------|---------------------|-------|
| PARAMETER                    | SYM.             | TEST CONDITIONS                           | Min.                | Тур.  | Max.                | UNIT  |
| Operating Voltage            | V                | F <sub>SYS</sub> = 6 MHz                  | 2.4                 | -     | 5.5                 | V     |
| Operating Voltage            | $V_{DD}$         | F <sub>SYS</sub> = 8 MHz                  | 3.0                 | -     | 5.5                 | V     |
| Operating Current            | I <sub>OP</sub>  | F <sub>SYS</sub> = 8MHz, normal operation | -                   | 8     | 12                  | mA    |
| Standby Current              | I <sub>SB</sub>  | STOP mode                                 | -                   | 1     | 2                   | μΑ    |
| Input Low Voltage            | V <sub>IL</sub>  | All input pins                            | V <sub>SS</sub>     | -     | 0.3 V <sub>DD</sub> | V     |
| Input High Voltage           | V <sub>IH</sub>  | All input pins                            | 0.7 V <sub>DD</sub> | -     | $V_{DD}$            | V     |
| Input Current                | lin1             | VIN = 0V, pulled-high                     | -5                  | -9    | -14                 | μΑ    |
| I/O pins                     |                  | resistor = 500k ohm                       |                     |       |                     |       |
| Input Current                | lin2             | VIN = 0V, pulled-high                     | -15                 | -30   | -45                 | μΑ    |
| I/O pins                     |                  | resistor = 150k ohm                       |                     |       |                     |       |
|                              | I <sub>OL</sub>  | $V_{DD} = 3V$ , $V_{OUT} = 0.4V$          | 8                   | 12    | -                   | mA    |
| Output Current               | I <sub>OH</sub>  | $V_{DD} = 3V, V_{OUT} = 2.6V$             | -4                  | -8    | -                   | mA    |
| (BP0)                        | I <sub>OL</sub>  | $V_{DD} = 4.5V, V_{OUT} = 1.0V$           | -                   | 35    | -                   | mA    |
|                              | I <sub>OH</sub>  | $V_{DD} = 4.5V, V_{OUT} = 3.5V$           | -                   | -20   | -                   | mA    |
|                              | I <sub>OL</sub>  | $V_{DD} = 3V, V_{OUT} = 0.4V$             | 4                   | 6     | -                   | mA    |
| Output Current               | I <sub>OH</sub>  | $V_{DD} = 3V, V_{OUT} = 2.6V$             | -4                  | -8    |                     | mA    |
| Output Current<br>(BP1, BP2) | I <sub>OL</sub>  | $V_{DD} = 4.5V, V_{OUT} = 1.0V$           | -                   | 15    | -                   | mA    |
| (DF1, DF2)                   | I <sub>OH</sub>  | $V_{DD} = 4.5V, V_{OUT} = 3.5V$           | -                   | -20   | -                   | mA    |
| DAC Full Scale Current       | 1                | V - 45V DI - 1000                         | -2.4                | -3.0  | -3.6                | mA    |
| DAC Full Scale Culterit      | I <sub>DAC</sub> | $V_{DD} = 4.5V$ , $RL = 100\Omega$        | -4.0                | -5.0  | -6.0                | IIIA  |
| Output Current               | I <sub>OL1</sub> | RL= 8 Ohm,                                | +200                | -     | -                   | mA    |
| PWM+ / PWM-                  | IOH1             | [PWM+][RL][PWM-]                          | -200                | -     | -                   | mΑ    |

## 7.3 A.C. Characteristics

 $(V_{DD}-V_{SS} = 4.5 \text{ V}, F_{M} = 8 \text{ MHz}, Ta = 25^{\circ}\text{C}; No Load unless otherwise specified})$ 

|--|



|                                   |                  |                          | Min. | Тур. | Max. |       |
|-----------------------------------|------------------|--------------------------|------|------|------|-------|
|                                   |                  | ROSC build-in, @3.0~5.5V | 3973 | 4096 | 4218 |       |
| Main-Clock                        | $F_{M}$          | ROSC build-in, @3.0~5.5V | 5959 | 6144 | 6328 | KHz   |
|                                   |                  | ROSC build-in, @3.0~5.5V | 7946 | 8192 | 8437 |       |
| Main-Clock                        | F                | ROSC build-in, @2.4~3.6V | 3973 | 4096 | 4218 | 1/11- |
|                                   | F <sub>M</sub>   | ROSC build-in, @2.4~3.6V | 5959 | 6144 | 6328 | KHz   |
| Main-Clock Wake-up<br>Stable Time | T <sub>WSM</sub> | 2^16 clock cycle         | 8    |      | 16   | mS    |

Release Date: Feb. 2014 Version A13



### 8. TYPICAL APPLICATION CIRCUITS

### (a) Trim Ring oscillator application



#### Notes:

- 1. Rosc is built in N567G chip internally. User needn't connect Rosc resistor to OSCIN pin.
- 2. The C1 value is suggested 4.7uF for audio PWM output or 0.1uF for DAC output.
- 3. The Rs value is suggested in 270 $\Omega$  ~ 1K $\Omega$  to limit too large DAC output current flowing into transistor.
- The VDD\_OSC pad must be connected to VDD. To add a 0.1uF capacitor to VSS is optional to improve oscillator stability.
- 5. The VDD\_SIM pad must be connected to VDD for non-SIM application.
- 6. The above application circuits are for reference only. No warranty for mass production.



## (b) Crystal application



#### Notes:

- 1. The crystal value must be double of system clock. If System clock is 6MHz, please select 12MHz crystal device. The crystal should be placed close to IC, and the location is as near as possible.
- 2. The value of Cp1 and Cp2 are depended on PCB layout and crystal type suggested 15~30pF or skip.
- 3. The C1 value is suggested 4.7uF in audio PWM output and 0.1uF in DAC output.
- 4. The VDD\_OSC pad must be connected to VDD.
- 5. The VDD\_SIM pad must be connected to VDD if without SIM application.
- 6. The above application circuits are for reference only. No warranty for mass production.
- 7. Other application circuits please refer to Design Guide.



## (c) PCB layout guide

- 1. The IC substrate should be connected to VSS in PCB layout. But VSS\_SPK can't connect with IC substrate directly. Both VSS and VSS\_SPK tie together in battery negative power.
- 2. Each VDD, VDD\_OSC, VDD\_SIM and VDD\_SPK pad must connect to positive power to support stable voltage for individual function work successfully. (Don't let them floating)

### 9. REVISION HISTORY

| Version | Date       | Substantial Changes                                                                                                               | Page                                                |
|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| A0.0    | June 2009  | Preliminary release.                                                                                                              |                                                     |
| A1.0    | July 2000  | > SIM is provided in N567G040~080.                                                                                                |                                                     |
| A1.0    | July 2009  | PWM speaker output is provided in N567G040~080.                                                                                   |                                                     |
|         |            | Add VDDOSC and VSSOSC in the pin description                                                                                      |                                                     |
| A2.0    | Aug. 2009  | Remove TEST pad in the pin description                                                                                            |                                                     |
|         |            | Modify N567G240~330 application circuit                                                                                           |                                                     |
| A3.0    | Aug. 2009  | Modify Frequency deviation in 5.3 A.C. Characteristics.                                                                           |                                                     |
| A4.0    | Aug. 2009  | Modify Main Clock and Frequency deviation condition in 5.3 A.C.<br>Characteristics.                                               |                                                     |
| A5.0    | Sep. 2009  | Modify Main Clock and Frequency deviation condition in 5.3 A.C.<br>Characteristics.                                               |                                                     |
| A6.0    | Oct. 2009  | Remove LVD function in 2 Features                                                                                                 |                                                     |
| A7.0    | Nov. 2009  | Revise frequency deviation value of 2.4~3.6V in section 5.3 A.C.<br>Characteristics.                                              |                                                     |
|         |            | > Remove N567G240~330 SPIO function except N567G000 ICE chip                                                                      | 11                                                  |
|         |            | VDD_SPIO/VSS_SPIO and VDD_SIM/VSS_SIM pins must be connect to<br>V <sub>DD</sub> /V <sub>SS</sub> to keep normal standby current. | 5                                                   |
| A8.0    | Feb. 2011  | Update output current for BP1/2 @4.5V/3.0V and update BP0 @4.5V                                                                   | 11<br>5<br>7<br>9<br>10<br>5~6<br>13<br>11~18<br>18 |
| 7.0.0   | 1 00. 2011 | Update 4.7uF is optional as power stability on DAC application on                                                                 | 7                                                   |
|         |            | application circuit                                                                                                               | 9                                                   |
|         |            | <ul> <li>Update 4.7uF is necessary as power stability on PWM application on<br/>application circuit</li> </ul>                    |                                                     |
|         |            | арриосион споси                                                                                                                   |                                                     |
|         |            | <ul> <li>Add N567Gxx chip family overview</li> </ul>                                                                              | 5~6                                                 |
| A9.0    |            | <ul> <li>Add SIM SPI Flash application circuit for N567G040~080</li> </ul>                                                        | 13                                                  |
|         | Apr. 2011  | Update Application Circuit and note description                                                                                   | 11~18                                               |
|         | p 0        | <ul> <li>Add power circuit in PCB layout</li> </ul>                                                                               | 18                                                  |
|         |            | N567G240~330 modify VDD_SPI pad to VDD2 which must be connected VDD.(please refer bonding pad diagram rev. A1)                    |                                                     |



## **Important Notice**

Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.

Please note that all data and specifications are subject to change without notice.

All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.

Release Date: Feb. 2014

Version A13