ISD2100 DATA SHEET

ISD2100

Digital ChipCorder

With

Embedded Flash for Stand-alone Playback of Audio
TABLE OF CONTENTS

1 GENERAL DESCRIPTION ................................................................. 4
2 FEATURES .................................................................................. 4
3 BLOCK DIAGRAM ........................................................................ 5
4 PINOUT CONFIGURATION .............................................................. 6
5 PIN DESCRIPTION ......................................................................... 7
6 DEVICE OPERATION ........................................................................ 8
   6.1 AUDIO STORAGE ...................................................................... 8
   6.2 DEVICE CONFIGURATION ...................................................... 8
   6.3 GPIO CONFIGURATION ........................................................... 8
   6.4 OSCILLATOR AND SAMPLE RATES ........................................ 9
7 MEMORY FORMAT .......................................................................... 9
   7.1.1 Voice Prompts ...................................................................... 10
   7.1.2 Voice Macros ...................................................................... 10
   7.1.3 User Data ........................................................................... 11
   7.2 MEMORY CONTENTS PROTECTION ........................................ 11
8 SPI INTERFACE ............................................................................ 12
9 SIGNAL PATH ................................................................................ 14
10 GPIO VOICE MACRO TRIGGERS ................................................... 15
   10.1 VOICE MACRO EXAMPLES .................................................. 15
      10.1.1 POI/PU/WAKEUP Voice Macros ...................................... 15
      10.1.2 Example: Cycle through a sequence of messages. .......... 16
      10.1.3 Example: Looping short sounds. Interrupt to stop playback. 16
      10.1.4 Example: Uninterruptable Trigger, smooth audio. .......... 17
      10.1.5 Example: Continuous Play until re-trigger ..................... 18
      10.1.6 Example: Level Hold Trigger ......................................... 18
11 ELECTRICAL CHARACTERISTICS .............................................. 20
   11.1 OPERATING CONDITIONS ................................................ 20
   11.2 AC PARAMETERS .................................................................. 20
      11.2.1 Internal Oscillator ...................................................... 20
      11.2.2 Speaker Outputs ........................................................ 20
   11.3 DC PARAMETERS .................................................................. 21
   11.4 SPI TIMING .......................................................................... 22
12 APPLICATION DIAGRAM ............................................................. 23
   12.1 SPI MODE APPLICATION ................................................... 23
   12.2 STANDALONE APPLICATION .............................................. 24
13 PACKAGE SPECIFICATION ........................................................... 25

Revision 1.8, Aug 21, 2013
1 GENERAL DESCRIPTION
The ISD2100 is a digital ChipCorder® providing single-chip storage and playback of high quality audio. The device features digital de-compression, comprehensive memory management, flash storage, and integrated audio signal path and Class D speaker driver capable of delivering power of 400mW. This family utilizes flash memory to provide non-volatile audio playback with duration up to 30 seconds (based on 8kHz/4bit ADPCM compression) for a single-chip audio playback solution. The ISD2100 can be controlled and programmed through an SPI serial interface or operated stand-alone by triggers applied to the device’s six GPIO pins. The ISD2100 requires no external clock sources or components except a speaker to deliver quality audio prompts or sound effects to enhance user interfaces. In addition the part can provide non-volatile flash storage in 1Kbyte sectors eliminating the need for additional serial EEPROM/Flash devices. Compared to previous ChipCorder series, this device provides higher sampling frequencies, improved SNR, lower power, fast programming time and integrated program verification.

2 FEATURES
- Duration
  - ISD2130 – 30 seconds based on 8kHz/4bit ADPCM in 1Mbit of flash storage
  - ISD2115A – 15 seconds based on 8kHz/4bit ADPCM in 1Mbit of flash storage
- Audio Management
  - Store pre-recorded audio (Voice Prompts) using high quality digital compression
  - Use simple index based command for playback – no address needed.
  - Execute pre-programmed macro scripts (Voice Macros) designed to control the configuration of the device and playback Voice Prompts sequences.
- Control
  - Serial SPI interface for microprocessor control and programming.
  - Stand-alone control where customized Voice Macro scripts are assigned to GPIO trigger pins.
- Sample Rate
  - 7 sampling frequencies 4, 5.3, 6.4, 8, 12.8, 16 and 32 kHz are available.
  - Each Voice Prompt can have optimal sample rate.
- Compression Algorithms
  - µ-Law: 6, 7 or 8 bits per sample
  - Differential µ-Law: 6, 7 or 8 bits per sample
  - PCM: 8, 10 or 12 bits per sample
  - Enhanced ADPCM: 2, 3, 4 or 5 bits per sample
  - Variable-bit-rate optimized compression. This allows best possible compression given a metric of SNR and background noise levels.
- Oscillator
  - Internal oscillator with internal reference: factory trimmed to ±1% deviation at room temperature.
- Output
  - PWM: Class D speaker driver to direct drive an 8Ω speaker or buzzer.
  - Delivers 400mW at 3V supply.
- I/Os
  - SPI interface: MISO, MOSI, SCLK, SSB for commands and digital audio data
  - 6 general purpose I/O pins multiplexed with SPI interface.
Flash Storage
- 1Mbit (ISD2130) or 512Kbit (ISD2115A) of storage for combined audio/data.
- Fast programming time (20μs/byte)
- Erase sector size 1Kbyte, sector erase time 2ms.
- Integrated memory checksum calculation for fast verification.
- Endurance >100K cycles. Retention > 10 years

Operating Voltage: 2.7-3.6V

Package:
- green, 20L-QFN

Temperature Options:
- Industrial: -40°C to 85°C

3 BLOCK DIAGRAM

- Figure 3-1 ISD2100 Block Diagram
Figure 4-1 ISD2100 20-Lead QFN Pin Configuration.
# PIN DESCRIPTION

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>I/O</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>MISO / GPIO2</td>
<td>O</td>
<td>Master-In-Slave-Out. Serial output from the ISD2100 to the host. This pin is in tri-state when SSB=1. Can be configured as a general purpose I/O pin.</td>
</tr>
<tr>
<td>2</td>
<td>SCLK / GPI1</td>
<td>I</td>
<td>Serial Clock input to the ISD2100 from the host. Can be configured as a general purpose input pin.</td>
</tr>
<tr>
<td>3</td>
<td>SSB</td>
<td>I</td>
<td>Slave Select input to the ISD2100 from the host. When SSB is low device is selected and responds to commands on the SPI interface. When asserted, GPIO0/1/2 automatically configure to MOSI/SCLK and MISO respectively. SSB has an internal pull-up to Vcc.</td>
</tr>
<tr>
<td>4</td>
<td>MOSI / GPIO0</td>
<td>I</td>
<td>Master-Out-Slave-In. Serial input to the ISD2100 from the host. Can be configured as a general purpose I/O pin.</td>
</tr>
<tr>
<td>5</td>
<td>VSSD</td>
<td>I</td>
<td>Digital Ground.</td>
</tr>
<tr>
<td>6</td>
<td>VCC_PWM</td>
<td>I</td>
<td>Digital Power for the PWM Driver.</td>
</tr>
<tr>
<td>7</td>
<td>SPK+</td>
<td>O</td>
<td>PWM driver positive output. This SPK+ output, together with SPK- pin, provide a differential output to drive 8Ω speaker or buzzer. During power down this pin is in tri-state.</td>
</tr>
<tr>
<td>8</td>
<td>VSSD_PWM</td>
<td>I</td>
<td>Digital Ground for the PWM Driver.</td>
</tr>
<tr>
<td>9</td>
<td>SPK-</td>
<td>O</td>
<td>PWM driver negative output. This SPK- output, together with SPK+ pin, provides a differential output to drive 8Ω speaker or buzzer. During power down this pin is tri-state.</td>
</tr>
<tr>
<td>10</td>
<td>VCC_PWM</td>
<td>I</td>
<td>Digital Power for the PWM Driver.</td>
</tr>
<tr>
<td>11</td>
<td>INTB / GPIO3</td>
<td>O</td>
<td>Active low interrupt request pin. This pin is an open-drain output. Can be configured as a general purpose I/O pin.</td>
</tr>
<tr>
<td>12</td>
<td>RDY/BSYB / GPIO4</td>
<td>O</td>
<td>An output pin to report the status of data transfer on the SPI interface. “High” indicates that ISD2100 is ready to accept new SPI commands or data. Can be configured as a general purpose I/O pin.</td>
</tr>
<tr>
<td>13</td>
<td>NC</td>
<td></td>
<td>This pin should be left unconnected.</td>
</tr>
<tr>
<td>14</td>
<td>VCCD</td>
<td>I</td>
<td>Digital Power.</td>
</tr>
<tr>
<td>15</td>
<td>GPIO5</td>
<td>I/O</td>
<td>General purpose I/O pin</td>
</tr>
<tr>
<td>16</td>
<td>NC</td>
<td></td>
<td>This pin should be left unconnected.</td>
</tr>
<tr>
<td>17</td>
<td>NC</td>
<td></td>
<td>This pin should be left unconnected.</td>
</tr>
<tr>
<td>18</td>
<td>NC</td>
<td></td>
<td>This pin should be left unconnected.</td>
</tr>
<tr>
<td>19</td>
<td>NC</td>
<td></td>
<td>This pin should be left unconnected.</td>
</tr>
<tr>
<td>20</td>
<td>NC</td>
<td></td>
<td>This pin should be left unconnected.</td>
</tr>
</tbody>
</table>
6 DEVICE OPERATION

Playback of audio stored on the ISD2100 can be accomplished by either sending SPI commands via the serial interface or triggered by signal edges applied to GPIO pins. The device is programmed via the SPI interface either in-system or utilizing commercially available gang programmers.

6.1 AUDIO STORAGE

The audio compression and customization of the ISD2100 is rapidly achieved with the supplied ISD2100VPE or Voice Prompt Editor. This software tool allows the developer to take audio clips in standard wave file format and re-sample and compress them for download to the ISD2100. Audio is stored in the ISD2100 as series of Voice Prompts: these units of audio can be of any length – the compression and sample rate of each Voice Prompt can be individually selected. A powerful feature of the ISD2100 is presence of a scripting ability Voice Macros. A Voice Macro can contain commands to play individual Voice Prompts and configure the ISD2100. A Voice Macro can be associated with a GPIO pin such that it is triggered by a transition on that pin. In this way stand-alone systems can be developed without the need for micro-controller interaction. Voice Macros can also be executed via the SPI command interface. Both Voice Prompts and Voice Macros are addressed via a simple sequential index address, no absolute memory address is required, thus audio source material or voice macro function can be updated (or changed for multi-language implementation) without the need to update microcontroller code.

6.2 DEVICE CONFIGURATION

The ISD2100 is configured by writing to a set of configuration registers. This can be accomplished either by sending configuration via the serial SPI interface or executing Voice Macros containing configuration commands. Most configuration registers are reset to their default values when the device is powered down to ensure lowest possible standby current. Exceptions to this are registers that control the configuration of GPIO pins and Jump registers that contain the Voice Macro index to execute for GPIO triggers. Configuration registers may be initialized automatically in customizable Voice Macros that are executed on a power-on reset or power-up condition. Section Error! Reference source not found. contains a complete list of all configuration registers in the device.

6.3 GPIO CONFIGURATION

The six GPIO pins of the ISD2100 can be configured for a variety of purposes. Each pin can be configured to trigger a Voice Macro function. Each pin also has an alternate function allowing the pins to be configured as SPI, interrupt or oscillator reference pins.

![Figure 6-1 GPIO Structure](image-url)
The structure of the GPIO pads is shown in Figure 6-1. Configuration registers allow the user to control pull-up and pull down resistors, enable the pin as an output or set the output value. See ISD2100 Design Guide for details on the configuration options.

6.4 Oscillator and Sample Rates

The ISD2100 has an internal oscillator trimmed at manufacturing that requires no external components to operate. This oscillator provides an internal clock source that operates the ISD2100 at a maximum audio sample rate $F_{S_{\text{max}}}$ of 32kHz. The sample rates available for audio storage at this maximum sample rate are shown in Table 6-1. The sample rate is selected during compression using the ISD2100 Voice Prompt Editor software.

Table 6-1 Available Sample Rates.

<table>
<thead>
<tr>
<th>SR[2:0]</th>
<th>Ratio to $F_{S_{\text{max}}}$</th>
<th>Sample Rate $F_S$ (kHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>8</td>
<td>4</td>
</tr>
<tr>
<td>1</td>
<td>6</td>
<td>5.44</td>
</tr>
<tr>
<td>2</td>
<td>5</td>
<td>6.4</td>
</tr>
<tr>
<td>3</td>
<td>4</td>
<td>8</td>
</tr>
<tr>
<td>4</td>
<td>2.5</td>
<td>12.8</td>
</tr>
<tr>
<td>5</td>
<td>2</td>
<td>16</td>
</tr>
<tr>
<td>6</td>
<td>1</td>
<td>32</td>
</tr>
</tbody>
</table>

7 MEMORY FORMAT

The memory of the ISD2100 consists of byte addressable flash memory that is erasable in 1Kbyte sectors. Erased memory has a value of 0xFF. Writing to the memory allows host to change bits from erased ‘1’ state to programmed ‘0’ state.

The memory of the ISD2100 is organized into four distinct regions as shown in Figure 7-1. The four regions are:

1. **Configuration and Index Table**: The first region of memory contains configuration data for the device and the index table that points to the Voice Prompt and Voice Macro data. The ISD2100VPE creates this section for download to the device.
2. **Voice Macros**: This section contains the script code of all the projects Voice Macros.
3. **Voice Prompts**: This section contains the compressed audio data for all Voice Prompts.
4. **User Data**: An optional section containing memory sectors allocated by the developer for generic use by the host controller.
7.1.1 **Voice Prompts**
Voice prompts are pre-recorded audio of any length, from short words, phrases or sound effects to long passages of music. These Voice Prompts can be played back in any order as determined by the application. A Voice Prompt consists of two components:
1. An index entry in the Index Table pointing to the pre-recorded audio.
2. Compressed pre-recorded audio data.

A Voice Prompt is addressed using its index number to locate and play the pre-recorded audio. This address free approach allows users to easily manage the pre-recorded audio without the need to update the code on the host controller. In addition, the users can store a multitude of pre-recorded audio without the overhead of maintaining a complicated lookup table. To assist customers in creating the Voice Prompts, ISD2100 Voice Prompt Editor and writer are available for development purposes.

7.1.2 **Voice Macros**
Voice Macros are a script that allows users to customize their own play patterns such as play Voice Prompts, insert silence, power-down the device and configure the signal path, including volume control. Voice Macros are executed using a single SPI command and are accessed using the same index structure as Voice Prompts. This means that a Voice Macro (or Voice Prompt) can be updated on the ISD2100 without the need to update code on the host microcontroller since absolute addresses are not needed.

The following locations have been reserved for special Voice Macros:
Index 0: Power-On Initialization (POI)
These Voice Macros allow the users to customize the ISD2100 power-on, power-up and GPIO wake-up procedures and are executed automatically when utilized. If these Voice Macros are not used device will perform default operations on these events.

An example to illustrate the usage of the PU Voice Macro is:

- WR_CFG(VOLC, 0x0C) ; Set VOLC to 0x0C
- WR_CFG(REG2, 0x44) ; Set REG2 to 0x44
- WR_CFG(REG_GPIO_AF1, 0xFF) ; Set REG_GPIO_AF1 to 0xFF
- WR_CFG(REG_GPIO_AF0, 0x10) ; Set REG_GPIO_AF0 to 0x10
- FINISH ; Exit Voice Macro

The above PU Voice Macro will perform the following:

- Choose Volume Control for -3dB level.
- Configure and power up the signal path to decode compressed audio to speaker driver.
- Set up all GPIOs except GPIO4 for Falling edge trigger and set GPIO4 for both falling and rising edge trigger.

The following is the complete list of the command available for use in Voice Macros:

- WR_CFG_REG(reg n) – Set configuration register reg to value n.
- PWR_DN – Power down the ISD2100.
- PLAY_VP(i) – Play Voice Prompt index i.
- PLAY_VP@(Rn) – Indirect Play Voice Prompt of index in register Rn
- PLAY_VP_LP(i,cnt) – Loop Play Voice Prompt index i, cnt times.
- PLAY_VP_LP@(Rn,cnt) – Indirect Loop Play Voice Prompt index in Rn, cnt times.
- EXE_VM(i) – Execute Voice Macro index i.
- EXE_VM@(Rn) – Indirect Execute Voice Macro index in register Rn
- PLAY_SIL(n) – Play silence for n units. A unit is 32ms at master sampling rate of 32 kHz.
- WAIT_INT – Wait until current play command finishes before executing next macro instruction.
- FINISH – Finish the voice macro and exit.

These commands are equivalent to the commands available via the SPI interface and are described in Section Error! Reference source not found..

### 7.1.3 User Data

User Data consists of 1KByte multiples of erasable sectors allocated by the user. This can be used as generic non-volatile storage by the host application. The developer has the freedom not to allocate or reserve any memory sectors. A software tool, the ISD2100 Voice Prompt Editor is available to assist customers in allocating such memory.

### 7.2 MEMORY CONTENTS PROTECTION
Under certain circumstances, it is desirable to protect portions of the internal memory from write/erase or interrogation (read). The ISD2100 provides a method to achieve this by setting a protection memory pointer (PMP) that allows the users to protect memory for an address range from the beginning of memory to this sector containing the PMP pointer. The type of protection is set by three bits in the memory header byte.

Memory protection is activated on power-up of the chip. Therefore, each time the user changes the setting of memory protection, the new setting will not be effective until the chip is reset.

8 SPI INTERFACE

This is a standard four-wire serial interface used for communication between ISD2100 and the host. It consists of an active low slave-select (SSB), a serial clock (SCLK), a data input (Master Out Slave In - MOSI), and a data output (Master In Slave Out - MISO). In addition, for some transactions requiring data flow control, a RDY/BSYB signal (pin) is available.

The ISD2100 supports SPI mode 3: (1) SCLK must be high when SPI bus is inactive, and (2) data is sampled at SCLK rising edge. A SPI transaction begins on the falling edge of SSB and its waveform is illustrated below:

![Figure 8-1 SPI Data Transaction.](image)

A transaction begins with sending a command byte (C7-C0) with the most significant bit (MSB – C7) sent in first. During the byte transmission, the status (S7-S0) of the device is sent out via the MISO pin. After the byte transmission, depending upon the command sent, one or more bytes of data will be sent via the MISO pin.

RDY/BSYB pin is used to handshake data into or out of the device. Upon completion of a byte transmission, RDY/BSYB pin could change its state after the rising edge of the SCLK if the built-in 32-byte data buffer is either full or empty. At this point, SCLK must remain high until RDY/BSYB pin returns to high, indicating that the ISD2100 is ready for the next data transmission. See below for timing diagram.
Figure 8-2 RDY/BSYB Timing for SPI Writing Transactions.

If the SCLK does not remain high, RDY bit of the status register will be set to zero and be reported via the MISO pin so the host can take the necessary actions (i.e., terminate SPI transmission and re-transmit the data when the RDY/BSYB pin returns to high).

For commands (i.e., DIG_READ, SPI_PCM_READ) that read data from the ISD2100 device, MISO is used to read the data; therefore, the host must monitor the status via the RDY/BSYB pin and take the necessary actions. The INT pin will go low to indicate (1) data overrun/overflow when sending data to the ISD2100; or (2) invalid data from ISD2100. See Figure 8-3 for the timing diagram.

To avoid RDY/BSYB polling for digital operations the following conditions must be met:

- Ensure device is idle (CMD_BSY=0 in status) before operation.
- Digital Write: Send 32 bytes of data or less in a digital write transaction or ensure that there is a 24µs period between each byte sent where SCLK is held high.
- Digital Read: Ensure a 2µs period between last address byte of digital read command and first data byte where SCLK is held high.
The signal path performs filtering, sample rate conversion, volume control and decompression. A block diagram of the signal path is shown in Figure 9-1. The PWM driver output pins SPK- and SPK+ provide a differential output to drive an 8Ω speaker or buzzer. During power down these pins are in tri-state.

Pre-compressed audio transfers from memory or SPI interface through the de-compress or block to PWM driver or SPI out. The audio level is adjustable via VOLC before going out on to the PWM driver path. The possible path combinations are:

- MEMORY → DECOMPRESS → SPKR (Playback to speaker)
- MEMORY → DECOMPRESS → SPI_OUT (SPI playback)
- SPI_IN → DECOMPRESS → SPKR (SPI decode to speaker)

For example to playback audio to speaker, enable decompression and PWM (write 0x44 to register 0x02) then send a PLAY_VP command to play audio.
The ISD2100 Voice Macro capability and GPIO flexibility allows the user to configure the device to operate independently of the SPI interface or host micro-controller.

GPIO triggering utilizes the Jump registers R0 through R6. When a GPIO trigger event occurs the ISD2100 executes the Voice Macro whose index is stored in the corresponding Jump register: that is GPIO0 will execute the VM whose index is stored in R0, GPIO1 in R1 etc. The initial values of the R0-R6 registers can be set up in the POI Voice macro which is executed when a power-on reset condition is detected. When the ISD2100 responds to a trigger event, if a Voice Macro is currently being executed, that Voice Macro is first stopped before execution of new Voice Macro.

10.1 VOICE MACRO EXAMPLES

Below are some useful examples demonstrating the features Voice trigger macros. The example project can be found in the ISD2100VPE distribution as the ISD2100example project.

10.1.1 POI/PU/WAKEUP Voice Macros

These special purpose Voice Macros allow the user to configure the ISD2100 for subsequent trigger events. The POI macro is used to configure the ISD2100 for subsequent trigger events, for example:

- a. CFG(REG2, 0x44) ; Configure signal path to playback
- b. CFG(VOLC, 0x00) ; Set Volume to 0dB
- c. CFG(R5, 0x03) ; Set Jump register R5 to 0x03, GPIO5 to trigger VM#3
- d. CFG(R4, 0x07) ; Set Jump register R4 to 0x07, GPIO4 to trigger VM#7
- e. CFG(R3, 0x09) ; Set Jump register R3 to 0x09, GPIO3 to trigger VM#9
- f. CFG(R2, 0x0a) ; Set Jump register R2 to 0x0a, GPIO2 to trigger VM#A
- g. CFG(R1, 0x0c) ; Set Jump register R1 to 0x0c, GPIO1 to trigger VM#C
- h. CFG(R0, 0x0e) ; Set Jump register R0 to 0x0e, GPIO0 to trigger VM#E
- i. PLAY_VP(FastBeep) ; Play Voice Prompt FastBeep
- j. CFG(REG_GPIO_AF1, 0xff) ; Set up GPIOs to trigger off falling edges
- k. CFG(REG_GPIO_AF0, 0x00)
- l. PD ; Power Down
This POI macro will initialize the GPIO configuration such that all GPIO triggers are enabled for falling edges and performs initialization of the jump registers to point to appropriate Voice Macros. It also configures the play path and plays a beep. At the end of the macro the chip powers down.

The GPIO_WAKEUP is executed whenever the device is triggered from a power down state.

a. CFG(REG2, 0x44) ; Configure signal path to playback
b. CFG(VOLC, 0x00) ; Set Volume to 0dB
c. CFG(R4, 0x07) ; Set Jump register R4 to 0x07, GPIO4 to trigger VM#7
d. CFG(R2, 0x0a) ; Set Jump register R2 to 0x0a, GPIO2 to trigger VM#A
e. Finish ; Exit Voice Macro, stay powered up.

This GPIO_WAKEUP macro sets up the play path as settings in these registers are reset during power down. It also resets jump registers R4 and R2 to default conditions.

10.1.2 Example: Cycle through a sequence of messages.
In this example a high-to-low transition on GPIO5 will initially trigger VM#3 as defined in the POI initialization macro. In VM#3 the Voice Prompt “One” is played and jump register R5 set to VM#4. Thus the next high-to-low transition on GPIO5 will trigger VM#4 and play Voice Prompt “Two”. Similarly next trigger will play “Three” then “Four” and back to “One”. Notice the difference in VM#4 where a WAIT_INTERRUPT command has been inserted before the setting of the jump register. If the GPIO5/SW6 button is pushed rapidly, so that play is interrupted, “Two” will continue to be repeated. Other Voice Macros, because the jump register is changed first, will always progress to the next step in sequence.

- **VM#3: R5_Count_One (GPIO5)**
  a. CFG(R5, 0x04) ; Configure GPIO5 to play VM#4 on next trigger
  b. Play(One) ; Play voice prompt “One”
  c. PD ; Power Down

- **VM#4: Two**
  a. Play(Two) ; Play voice prompt “Two”
  b. Wait Interrupt ; Wait until Play finishes
  c. CFG(R5, 0x05) ; Configure GPIO5 to play VM#5 on next trigger
  d. PD ; Power Down

- **VM#5: Three**
  a. CFG(R5, 0x06) ; Configure GPIO5 to play VM#6 on next trigger
  b. Play(Three) ; Play voice prompt “Three”
  c. PD ; Power Down

- **VM#6: Four**
  a. CFG(R5, 0x03) ; Configure GPIO5 to play VM# 3 on next trigger
  b. Play(Four) ; Play voice prompt “Four “
  c. PD ; Power Down

10.1.3 Example: Looping short sounds. Interrupt to stop playback.
This example demonstrates how to loop short sound samples and use a trigger interrupt to stop playback. A trigger on GPIO4 will play a series of Voice Prompts until it is interrupted by another trigger to stop playback. VM#7 was associated with the GPIO4 trigger in the POI routine. The first
action of this VM is to change the trigger VM to VM#8, thus if GPIO4 is re-triggered while the Voice Macro is running it will execute the power down voice macro rather than start the play sequence again.

The next command sets the LRMP bit of REG1, under normal operation the compressor ramps signal level to zero after a sound sample is played to prevent a DC voltage appearing on the output. The LRMP bit prevents this from happening while a sample is looping allowing continuous audio. To loop a sound sample, the audio should be edited such that the last sample loops smoothly to the first. To do this, create the sample in a sound editor at the sample rate desired for storage then find the first sample that returns to the initial condition and cut back audio to one before this sample. Note that tones require different lengths to fulfill these conditions at a given sample rate and thus loop numbers vary to produce the same length of output audio.

At the end of the VM REG1 is reset and the trigger is re-enabled back to VM#7 before powering down.

- **VM#7: R4_PlayLoop (GPIO4)**
  a. CFG(R4, 0x08) ; Configure GPIO4 to execute VM# 8 on next trigger.
  b. CFG(REG1, 0x20) ; Configure LRMP bit in REG1
  c. LOOP_VP(Do,20) ; LOOP “Do” 20 times.
  d. LOOP_VP(Re,250) ; LOOP “Re” 250 times.
  e. LOOP_VP(Mi,5) ; LOOP “Mi” 5 times.
  f. LOOP_VP(Fa,33) ; LOOP “Fa” 33 times.
  g. LOOP_VP(So,10) ; LOOP “So” 10 times
  h. LOOP_VP(La,10) ; LOOP “La” 10 times
  i. LOOP_VP(Si,7) ; LOOP “Si” 7 times.
  j. Silence (128 ms) ; Insert 128ms of silence
  k. CFG(REG1, 0x00) ; Reset REG1
  l. CFG(R4, 0x07) ; Configure GPIO4 to execute VM#7 on next trigger.
  m. PD ; Power Down

- **VM#8: PD_R4**
  a. CFG(REG1, 0x00) ; Configure Register one to its default value 00
  b. CFG(R4, 0x07) ; Configure GPIO4 to execute VM#7 on next trigger.
  c. PD ; Power Down

10.1.4 Example: Uninterruptable Trigger, smooth audio.

In this example a single trigger on GPIO3 will sequence through several messages until all messages are played the playback cannot be interrupted by any other trigger. The example also demonstrates how to use begin and end segments to create smooth playback. Each “note” consists of concatenating three voice prompts, for instance “So_begin” “So” and “So_end”. The begin and end prompts ramp the audio smoothly to avoid sudden transients in sound level. The middle, full amplitude, section is created by looping a short sample.

At the beginning of the Voice Macro, all triggers are disabled so that Voice Macro cannot be interrupted from any source. The NRMP bit of REG1 is set so that concatenation of audio occurs without any ramp down between prompts. At the end of the macro, interrupts are re-enabled and device is powered down.

- **VM#9: R3_Non-Int_Smooth (GPIO3)**
  a. CFG(REG_GPIO_AF1, 0x00) ; Disable all triggers.
  b. CFG(REG1, 0x04) ; Set NRMP bit
c. PLAY_VP(So_begin) ; Play “So_begin”
d. LOOP_VP(So, 10) ; Loop “So” 10 times.
e. PLAY_VP(So_end) ; Play “So_end”
f. PLAY_VP(Fa_begin)
g. LOOP_VP(Fa, 33)
h. PLAY_VP(Fa_end)
i. PLAY_VP(Mi_begin)
j. LOOP_VP(Mi, 5)
k. PLAY_VP(Mi_end)
l. PLAY_VP(Re_begin)
m. LOOP_VP(Re, 250)
n. PLAY_VP(Re_end)
o. PLAY_VP(Do_begin)
p. LOOP_VP(Do, 20)
q. PLAY_VP(Do_end)
r. Wait Interrupt ; Wait for audio to finish
s. CFG(REG1, 0x00) ; Reset NRMP bit
t. CFG(REG_GPIO_AF1, 0x3f) ; Re-enable interrupts
u. PD ; Power down device.

10.1.5 Example: Continuous Play until re-trigger.
In this example a single trigger on GPIO2 will sequence through several messages with pause in between each message. Messages are played in a loop indefinitely until another trigger occurs on GPIO2 to stop playback.

- VM0#A: R2_Loop_VM (GPIO2)
  a. CFG(R2, 0x0b) ; Set Trigger to VM#B (PD_R2)
  b. PLAY_VP(One) ; Play “One”
  c. Silence (256 ms) ; pause 256ms
  d. PLAY_VP(two) ; Play “Two”
  e. Silence (256 ms)
  f. PLAY_VP(three)
  g. Silence (736 ms)
  h. PLAY_VP(four)
  i. Silence (256 ms)
  j. EXE_VM(0xA) ; Execute VM#A (repeat)
  k. Finish

- VM0#B: PD_R2
  a. CFG(R2, 0x0a) ; Reset Trigger to VM#A
  b. PD ; Power Down.

10.1.6 Example: Level Hold Trigger.
In this example holding GPIO1 will play several messages. Releasing GPIO1 will stop the playback. No other triggers will affect operation.

- VM#C: R1_Level_Hold (GPIO1)
a. CFG(REG_GPIO_AF0, 0x02) ; Enable rising edge trigger for GPIO2  
b. CFG(REG_GPIO_AF1, 0x02) ; Disable all triggers except GPIO2  
c. CFG(R1, 0x0d) ; Set Trigger to VM#D (PD_R1)  
d. CFG(REG1, 0x20)  
e. LOOP_VP(Re, 200)  
f. Silence (32 ms)  
g. LOOP_VP(Mi, 4)  
h. Silence (32 ms)  
i. LOOP_VP(Fa, 20)  
j. Silence (32 ms)  
k. CFG(REG1, 0x00)  
l. PLAY_VP(applause)  
m. PD  

- **VM#D: PD_R1**  
a. CFG(REG_GPIO_AF0, 0x00) ; Disable rising edge trigger  
b. CFG(REG_GPIO_AF1, 0x3f) ; Re-enable all triggers.  
c. CFG(REG1, 0x00) ; Ensure REG1 reset  
d. CFG(R1, 0x0c) ; Set trigger to VM#C  
e. PD ; Power Down.
11 ELECTRICAL CHARACTERISTICS

11.1 OPERATING CONDITIONS

OPERATING CONDITIONS (INDUSTRIAL PACKAGED PARTS)

<table>
<thead>
<tr>
<th>CONDITIONS</th>
<th>VALUES</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating temperature range (Case temperature)</td>
<td>-40°C to +85°C</td>
</tr>
<tr>
<td>Supply voltage ((V_{DD}) [¹])</td>
<td>+2.7V to +3.6V</td>
</tr>
<tr>
<td>Ground voltage ((V_{SS}) [²])</td>
<td>0V</td>
</tr>
<tr>
<td>Input voltage ((V_{DD}) [¹])</td>
<td>0V to 3.6V</td>
</tr>
<tr>
<td>Voltage applied to any pins</td>
<td>((V_{SS} - 0.3V)) to ((V_{DD} + 0.3V))</td>
</tr>
</tbody>
</table>

NOTES:

\[¹\] \(V_{DD} = V_{CCD} = V_{CCPWM}\)
\[²\] \(V_{SS} = V_{SSD} = V_{SSPWM}\)

11.2 AC PARAMETERS

11.2.1 Internal Oscillator

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
<th>CONDITIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sample rate with Internal Oscillator</td>
<td>(F_{MIN})</td>
<td>-1%</td>
<td>32kHz</td>
<td>+1%</td>
<td>kHz</td>
<td>Vdd = 3V. At room temperature</td>
</tr>
</tbody>
</table>

11.2.2 Speaker Outputs

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>MIN</th>
<th>TYP[¹]</th>
<th>MAX</th>
<th>UNITS</th>
<th>CONDITIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>SNR, Memory to SPK+/SPK-</td>
<td>SNR(_{MEM,_SPK})</td>
<td>60</td>
<td>dB</td>
<td></td>
<td></td>
<td>Load 150Ω [²][³]</td>
</tr>
<tr>
<td>Output Power</td>
<td>P(_{OUT,_SPK}) VCC=3.0</td>
<td>0.4</td>
<td>W</td>
<td></td>
<td></td>
<td>Load 8Ω [²]</td>
</tr>
<tr>
<td>THD, Memory to SPK+/SPK-</td>
<td>THD %</td>
<td>&lt;1%</td>
<td></td>
<td></td>
<td></td>
<td>Load 8Ω [²]</td>
</tr>
<tr>
<td>Minimum Load Impedance</td>
<td>R(_{L,_SPK})</td>
<td>4</td>
<td>8Ω</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Notes:

[¹] Conditions \(V_{CC}=3V, T_{A}=25°C\) unless otherwise stated.
[²] Based on 12-bit PCM.
[³] All measurements are C-message weighted.
### 11.3 DC Parameters

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
<th>CONDITIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>V(_{DD})</td>
<td>2.7</td>
<td>3.6</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Input Low Voltage</td>
<td>V(_{IL})</td>
<td>V(_{SS})-0.3</td>
<td>0.3xV(_{DD})</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input High Voltage</td>
<td>V(_{IH})</td>
<td>0.7xV(_{DD})</td>
<td>V(_{DD})</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Low Voltage</td>
<td>V(_{OL})</td>
<td>V(_{SS})-0.3</td>
<td>0.3xV(_{DD})</td>
<td>V</td>
<td>I(_{OL}) = 1mA</td>
<td></td>
</tr>
<tr>
<td>Output High Voltage</td>
<td>V(_{OH})</td>
<td>0.7xV(_{DD})</td>
<td>V(_{DD})</td>
<td>V</td>
<td>I(_{OH}) = -1mA</td>
<td></td>
</tr>
<tr>
<td>Pull-up Resistance</td>
<td>R(_{PU})</td>
<td>50</td>
<td></td>
<td></td>
<td>kΩ</td>
<td></td>
</tr>
<tr>
<td>Pull-down Resistance</td>
<td>R(_{PD})</td>
<td>10</td>
<td></td>
<td></td>
<td>kΩ</td>
<td></td>
</tr>
<tr>
<td>INTB Output Low Voltage</td>
<td>V(_{OH1})</td>
<td>0.4</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Playback Current</td>
<td>I(_{DD_Playback})</td>
<td>5</td>
<td></td>
<td>mA</td>
<td>No Load ([2])</td>
<td></td>
</tr>
<tr>
<td>Standby Current</td>
<td>I(_{SB})</td>
<td>&lt;1</td>
<td>10</td>
<td>µA</td>
<td>V(_{DD}) = 3.6V</td>
<td></td>
</tr>
<tr>
<td>Input Leakage Current</td>
<td>I(_{IL})</td>
<td>±1</td>
<td></td>
<td>µA</td>
<td>Force V(_{DD})</td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. Conditions V\(_{DD}\)=3V, T\(_{A}\)=25°C unless otherwise stated
2. To calculate total current, add load dissipation into application specific load.
11.4 SPI TIMING

Figure 11-1 SPI Timing

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>DESCRIPTION</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_{SCK}$</td>
<td>SCLK Cycle Time</td>
<td>60</td>
<td>---</td>
<td>---</td>
<td>ns</td>
</tr>
<tr>
<td>$T_{SCH}$</td>
<td>SCLK High Pulse Width</td>
<td>25</td>
<td>---</td>
<td>---</td>
<td>ns</td>
</tr>
<tr>
<td>$T_{SCL}$</td>
<td>SCLK Low Pulse Width</td>
<td>25</td>
<td>---</td>
<td>---</td>
<td>ns</td>
</tr>
<tr>
<td>$T_{RISE}$</td>
<td>Rise Time for All Digital Signals</td>
<td>---</td>
<td>---</td>
<td>10</td>
<td>ns</td>
</tr>
<tr>
<td>$T_{FALL}$</td>
<td>Fall Time for All Digital Signals</td>
<td>---</td>
<td>---</td>
<td>10</td>
<td>ns</td>
</tr>
<tr>
<td>$T_{SSBS}$</td>
<td>SSB Falling Edge to 1st SCLK Falling Edge Setup Time</td>
<td>30</td>
<td>---</td>
<td>---</td>
<td>ns</td>
</tr>
<tr>
<td>$T_{SSBH}$</td>
<td>Last SCLK Rising Edge to SSB Rising Edge Hold Time</td>
<td>30ns</td>
<td>---</td>
<td>50us</td>
<td>---</td>
</tr>
<tr>
<td>$T_{SSBH}$</td>
<td>SSB High Time between SSB Lows</td>
<td>20</td>
<td>---</td>
<td>---</td>
<td>ns</td>
</tr>
<tr>
<td>$T_{MOS}$</td>
<td>MOSI to SCLK Rising Edge Setup Time</td>
<td>15</td>
<td>---</td>
<td>---</td>
<td>ns</td>
</tr>
<tr>
<td>$T_{MOH}$</td>
<td>SCLK Rising Edge to MOSI Hold Time</td>
<td>15</td>
<td>---</td>
<td>---</td>
<td>ns</td>
</tr>
<tr>
<td>$T_{ZMID}$</td>
<td>Delay Time from SSB Falling Edge to MOSI Active</td>
<td>---</td>
<td>---</td>
<td>12</td>
<td>ns</td>
</tr>
<tr>
<td>$T_{MID}$</td>
<td>Delay Time from SSB Rising Edge to MISO Tri-state</td>
<td>---</td>
<td>---</td>
<td>12</td>
<td>ns</td>
</tr>
<tr>
<td>$T_{CRBD}$</td>
<td>Delay Time: SCLK Rising Edge to RDY/BSYB Falling Edge</td>
<td>---</td>
<td>---</td>
<td>12</td>
<td>ns</td>
</tr>
<tr>
<td>$T_{RBCD}$</td>
<td>Delay Time: RDY/BSYB Rising Edge to SCLK Falling Edge</td>
<td>0</td>
<td>---</td>
<td>---</td>
<td>ns</td>
</tr>
</tbody>
</table>
12 APPLICATION DIAGRAM

12.1 SPI Mode Application

The following applications example is for reference only. It makes no representation or warranty that such applications shall be suitable for the use specified. Each design has to be optimized in its own system for the best performance on voice quality, current consumption, functionality etc.

Figure 12-1 ISD2100 Application Diagram Example for programming with a Microcontroller SPI Mode
12.2 STANDALONE APPLICATION

The following applications example is for reference only. It makes no representation or warranty that such applications shall be suitable for the use specified. Each design has to be optimized in its own system for the best performance on voice quality, current consumption, functionality etc.

Figure 125-2 ISD2100 Application Diagram Stand-Alone Mode
13 PACKAGE SPECIFICATION

13.1 20 LEAD QFN

Controlling Dimension : Millimeters

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>DIMENSION (MM)</th>
<th>DIMENSION (INCH)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>MIN.</td>
<td>NOM.</td>
</tr>
<tr>
<td>A</td>
<td>0.70</td>
<td>0.75</td>
</tr>
<tr>
<td>A1</td>
<td>0</td>
<td>0.02</td>
</tr>
<tr>
<td>A2</td>
<td>0.283 REF</td>
<td>0.0079 REF</td>
</tr>
<tr>
<td>B</td>
<td>0.18</td>
<td>0.25</td>
</tr>
<tr>
<td>D</td>
<td>3.90</td>
<td>4.00</td>
</tr>
<tr>
<td>D2</td>
<td>1.90</td>
<td>2.00</td>
</tr>
<tr>
<td>E</td>
<td>3.90</td>
<td>4.00</td>
</tr>
<tr>
<td>E2</td>
<td>1.90</td>
<td>2.00</td>
</tr>
<tr>
<td>d</td>
<td>0.50 DSC</td>
<td>0.01969 DSC</td>
</tr>
<tr>
<td>L</td>
<td>0.30</td>
<td>0.40</td>
</tr>
<tr>
<td>y</td>
<td>0.08</td>
<td>0.10</td>
</tr>
</tbody>
</table>

Note: D2, E2 by die size difference.

Revision 1.8, Aug 21, 2013
14 ORDERING INFORMATION

I21XX Y Y I R

- **Blank**: None
- **R**: Tape and Reel

- **Temperature**: I: Industrial -40°C to 85°C

- **Lead-Free**: Y: green

- **Package Type**: Y: 20L-QFN

**Duration**
- 30: 30 Seconds
- 15A: 15 seconds
- * Based on 8kHz/4bit ADPCM

**Temperature**
- I: Industrial -40°C to 85°C

**Lead-Free**
- Y: green

**Package Type**
- Y: 20L-QFN
## Revision History

<table>
<thead>
<tr>
<th>Version</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.2</td>
<td>November 5, 2009</td>
<td>Initial draft.</td>
</tr>
<tr>
<td>0.45</td>
<td>August 5, 2009</td>
<td>Add Wake-Up VM description</td>
</tr>
<tr>
<td>0.46</td>
<td>November 11, 2009</td>
<td>Add Checksum Description</td>
</tr>
<tr>
<td>0.48</td>
<td>January 9, 2010</td>
<td>Simplify all Block diagrams</td>
</tr>
<tr>
<td>0.51</td>
<td>Feb 4, 2010</td>
<td>Update description</td>
</tr>
<tr>
<td>1.0</td>
<td>March 4, 2010</td>
<td>Update description</td>
</tr>
<tr>
<td>1.1</td>
<td>April 01, 2010</td>
<td>Update description</td>
</tr>
<tr>
<td>1.2</td>
<td>July 27, 2010</td>
<td>Add 2110 duration</td>
</tr>
<tr>
<td>1.3</td>
<td>Oct 26, 2010</td>
<td>Update description</td>
</tr>
<tr>
<td>1.4</td>
<td>Dec 03, 2010</td>
<td>IDD_Playback Update</td>
</tr>
<tr>
<td>1.7</td>
<td>July 13, 2011</td>
<td>Add 2115 duration</td>
</tr>
<tr>
<td>1.8</td>
<td>Aug 21, 2013</td>
<td>Remove 2110 duration</td>
</tr>
</tbody>
</table>
Nuvoton products are not designed, intended, authorized or warranted for use as components in systems or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for other applications intended to support or sustain life. Furthermore, Nuvoton products are not intended for applications wherein failure of Nuvoton products could result or lead to a situation wherein personal injury, death or severe property or environmental damage could occur.

Nuvoton customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Nuvoton for any damages resulting from such improper use or sales.

The contents of this document are provided only as a guide for the applications of Nuvoton products. Nuvoton makes no representation or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to discontinue or make changes to specifications and product descriptions at any time without notice.

No license, whether express or implied, to any intellectual property or other right of Nuvoton or others is granted by this publication. Except as set forth in Nuvoton's Standard Terms and Conditions of Sale, Nuvoton assumes no liability whatsoever and disclaims any express or implied warranty of merchantability, fitness for a particular purpose or infringement of any Intellectual property.

The contents of this document are provided “AS IS”, and Nuvoton assumes no liability whatsoever and disclaims any express or implied warranty of merchantability, fitness for a particular purpose or infringement of any Intellectual property.

In no event, shall Nuvoton be liable for any damages whatsoever (including, without limitation, damages for loss of profits, business interruption, loss of information) arising out of the use of or inability to use the contents of this document, even if Nuvoton has been advised of the possibility of such damages.

Application examples and alternative uses of any integrated circuit contained in this publication are for illustration only and Nuvoton makes no representation or warranty that such applications shall be suitable for the use specified.  The 100-year retention and 100K record cycle projections are based upon accelerated reliability tests, as published in the Nuvoton Reliability Report, and are neither warranted nor guaranteed by Nuvoton.

This datasheet and any future addendum to this datasheet is(are) the complete and controlling ISD® ChipCorder® product specifications. In the event any inconsistencies exist between the information in this and other product documentation, or in the event that other product documentation contains information in addition to the information in this, the information contained herein supersedes and governs such other information in its entirety. This datasheet is subject to change without notice.

Copyright® 2005, Nuvoton Technology Corporation.  All rights reserved. ChipCorder® and ISD® are trademarks of Nuvoton Electronics Corporation. All other trademarks are properties of their respective owners.